# (19) World Intellectual Property Organization International Bureau (43) International Publication Date 11 June 2009 (11.06.2009) (10) International Publication Number WO 2009/072401 A1 (51) International Patent Classification: H01L 51/05 (2006.01) H01L 21/336 (2006.01) H01L 29/786 (2006.01) H01L 51/40 (2006.01) (21) International Application Number: PCT/JP2008/071065 (22) International Filing Date: 13 November 2008 (13.11.2008) (25) Filing Language: English (26) Publication Language: English (30) Priority Data: 2007-317380 7 December 2007 (07.12.2007) - (71) Applicant (for all designated States except US): RICOH COMPANY, LTD. [JP/JP]; 3-6, Nakamagome 1-chome, Ohta-ku, Tokyo, 1438555 (JP). - (72) Inventors; and - (75) Inventors/Applicants (for US only): YUTANI, Keiichiro [JP/JP]; 18-14-301, Edaminami 5-chome, Tsuzuki-ku, Yokohama-shi, Kanagawa, 2240007 (JP). YAMAGA, Takumi [JP/JP]; 14-16-103, Kamoi 1-chome, Midori-ku, Yokohama-shi, Kanagawa, 2260003 (JP). TANO, Takanori [JP/JP]; 8-6-306, Matsunami 2-chome, Chuo-ku, Chiba-shi, Chiba, 2600044 (JP). - (74) Agent: ITOH, Tadahiko; 32nd Floor, Yebisu Garden Place Tower, 20-3, Ebisu 4-chome, Shibuya-ku, Tokyo, 1506032 (JP). - (81) Designated States (unless otherwise indicated, for every kind of national protection available): AE, AG, AL, AM, AO, AT, AU, AZ, BA, BB, BG, BH, BR, BW, BY, BZ, CA, CH, CN, CO, CR, CU, CZ, DE, DK, DM, DO, DZ, EC, EE, EG, ES, FI, GB, GD, GE, GH, GM, GT, HN, HR, HU, ID, IL, IN, IS, KE, KG, KM, KN, KP, KR, KZ, LA, LC, LK, LR, LS, LT, LU, LY, MA, MD, ME, MG, MK, MN, MW, MX, MY, MZ, NA, NG, NI, NO, NZ, OM, PG, PH, PL, PT, RO, RS, RU, SC, SD, SE, SG, SK, SL, SM, ST, SV, SY, TJ, TM, TN, TR, TT, TZ, UA, UG, US, UZ, VC, VN, ZA, ZM, ZW. - (84) Designated States (unless otherwise indicated, for every kind of regional protection available): ARIPO (BW, GH, GM, KE, LS, MW, MZ, NA, SD, SL, SZ, TZ, UG, ZM, ZW), Eurasian (AM, AZ, BY, KG, KZ, MD, RU, TJ, TM), European (AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HR, HU, IE, IS, IT, LT, LU, LV, MC, MT, NL, NO, PL, PT, RO, SE, SI, SK, TR), OAPI (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, ML, MR, NE, SN, TD, TG). #### Published: with international search report (54) Title: ORGANIC TRANSISTOR, ORGANIC TRANSISTOR ARRAY AND DISPLAY APPARATUS ## FIG.3 (57) Abstract: A disclosed organic transistor includes a substrate; a gate electrode; a gate insulating film; source-drain electrodes; and an organic semiconductor layer. The gate electrode and the gate insulating film are disposed on the substrate in the stated order, and the source-drain electrodes and the organic semiconductor layer are disposed at least on the gate insulating film in the stated order. At least one of the source-drain electrodes includes a first part disposed directly above the gate electrode, a second part disposed not over the gate electrode, and a connecting part which has a width smaller than a width of the first part and connects the first part and the second part. #### DESCRIPTION # ORGANIC TRANSISTOR, ORGANIC TRANSISTOR ARRAY AND DISPLAY APPARATUS #### 5 TECHNICAL FIELD The present invention is directed to an organic transistor, an organic transistor array and a display apparatus. #### 10 BACKGROUND ART 25 Organic thin film transistors (TFT) made of organic semiconductor materials have been studied with enthusiasm due to the following advantages: - 1) diversity of the materials used and high 15 flexibility in processes of manufacture, product forms and the like; - 2) ease of large area electronic applications; - 3) simple layer structures, which allow 20 simple manufacturing processes; and - 4) manufacture with low-cost manufacturing equipment. In manufacturing of organic TFTs, a printing process, a spin coat process and a dipping process are examples of techniques used to form organic semiconductor layers. Accordingly, the organic TFTs can be manufactured at an exceptionally low cost compared to conventional TFTs made of Si semiconductor materials. When organic TFTs are integrated, a pattern 5 of electrodes needs to be formed. Patent Document 1. discloses a manufacturing method of a laminated structure including the steps of forming a wettability variable layer containing a material whose critical surface tension changes 10 application of energy, forming a pattern having areas with different critical surface tensions (i.e. a low surface energy area whose critical surface tension is low and a high surface energy area whose critical surface tension is high) by applying energy 15 to a part of the wettability variable layer; forming a conductive layer on the high surface energy area by applying a liquid containing a conductive material to the surface of the wettability variable layer on which the pattern has been formed; and 20 forming a semiconductor layer on the wettability variable layer. Also, when organic TFTs are formed, an organic semiconductor layer pattern needs to be formed. If organic TFTs are integrated without the organic semiconductor layer pattern formed, an organic semiconductor layer is formed not only within the channel regions but also outside the channel regions, whereby an OFF current occurs when the organic TFTs are in operation, which results in an increase in power consumption. Such an OFF current also causes crosstalk when pixels are displayed. Note that, in creating conventional TFTs including Si semiconductor materials, photolithographic etching is performed to form a Si semiconductor layer pattern. The pattern formation of the organic semiconductor layer can be achieved by applying a photoresist, exposing and developing a desired pattern to form a resist pattern, and stripping off the resist by etching while using the resist pattern 15 as an etching mask. However, in the case where a polymer material is used as an organic semiconductor material, if a pattern is formed by applying a photoresist on the polymer material, transistor 20 characteristics may be degraded. As for photoresist, a material is used which is formed by dissolving a novolac-type resin naphthoquinone diazides as photosensitive with an organic solvent, such as a xylene solvent or a cellosolve solvent. It is often the case that a 25 polymer material is soluble in an organic solvent and the like included in the photoresist. Also in the case of using crystalline molecules, such as pentacene molecules, as the organic semiconductor material, the transistor characteristics can 5 degraded to greater or lesser degrees. Furthermore, the transistor characteristics may be lowered by a remover liquid, such as ethylene glycol monobutyl ether or monoethanol amine, used to remove the 10 resist, or may be degraded when rinsed with deionized water after the resist is removed. Thus, it can be seen that there are many problems associated with the conventional pattern formation organic semiconductor οf layer using 15 photolithographic etching. Patent Document 2 discloses a method for manufacturing an organic transistor by combining the following processes appropriately: a process of applying first electric charges to a predetermined position on an application surface while applying second electric charges opposite in polarity to the first charges to a coating material to thereby move the electrically-charged material to a predetermined position by Coulomb's force; a process of forming a depression at a predetermined position on the application surface and applying the coating material to the application surface to deposit the coating material in the depression; and a process of forming a pattern by evaporating a solvent included in the coating material after application, and then forming transistors by irradiating the pattern with a laser. Patent Document 3 discloses a transistor manufacturing method including the steps 10 providing an electrically conductive layer upon a substrate; providing over the conductive layer a mask having at least one window; etching the conductive layer through the window to form an opening in the conductive layer and sectioning predetermined parts of the conductive layer to 15 thereby form a source and a drain of a transistor; depositing a conductive material through the window form in the opening a metal gate of the transistor; forming a metal oxide dielectric insulating layer on the gate; and introducing a 20 semiconductor material into a space between the source and the drain, a space over the gate, and a space between the source or the drain, and the gate to thereby form a semiconductor body of the 25 transistor. Note that the etching is carried out such that the conductive layer is undercut at the periphery of the window so that the opening is larger in size than the window in a direction parallel to the surface of the substrate. The deposition of the conductive material is carried out by metal evaporation so that the periphery of the gate closely matches that of the opening, whereby the periphery of the gate is spaced apart from the source and the drain. However, these disclosed methods leave the problems associated with low throughput, an increase in the cost of manufacturing and the like due to the increased number of process steps. Regarding the pattern formation method, 15 inkjet printing and dispenser printing are known as examples of such. With these printing methods, a pattern can be drawn directly, whereby the material be dramatically improved. rate can Application of inkjet printing or dispenser printing 20 the pattern formation of the semiconductor layer likely to is allow the manufacturing process to be simplified, enable the yield to be improved, and achieve cost reduction. For example, a polymer material soluble in 25 organic solvent is used as the organic semiconductor WO 2009/072401 20 25 material to prepare an organic semiconductor material liquid solution (organic semiconductor ink). Using this liquid solution, an organic semiconductor layer pattern can be formed by inkjet printing. However, spreading of the organic semiconductor ink after application is a problem. In general, a metal material used for electrodes has a high surface free energy, whereby each droplet of the organic semiconductor ink deposited on the electrodes spreads out. Even if the organic semiconductor ink is applied with aim on the channel region of a transistor, deposited droplets spread since the electrodes occupy a large area. As a result, it is difficult to control the pattern formation of the organic semiconductor layer. gate electrode by inkjet printing using Ag ink, there is a limit to making the width of the gate electrode small given the printing precision. Accordingly, the gate electrode overlaps the source/drain electrode to a greater extent, whereby the parasitic capacitance between these electrodes increases. Furthermore, since the charge mobility is generally low in an organic TFT compared to a TFT including a Si semiconductor material, the organic On the other hand, in the case of forming a TFT has a low cutoff frequency, thereby being unable to operate at high speed. Japanese Laid-open Patent Application Publication No. 2005-310962 Japanese Laid-open Patent Application Publication No. 2004-297011 Published Japanese Translation No. 2003-536260 of the PCT International Publication #### 10 DISCLOSURE OF THE INVENTION The present invention has been made in view of the problems of the above-mentioned conventional technologies, and aims at providing an organic transistor in which the pattern formation of the organic semiconductor layer can be controlled and the overlap between the gate electrode and the source/drain electrode can be reduced. The present invention also aims at providing an organic transistor array having two or more of such transistors as well as a display apparatus including such an organic transistor array. One of the above objects of the present invention is achieved by an organic transistor including a substrate; a gate electrode; a gate insulating film; source-drain electrodes; and an organic semiconductor layer. The gate electrode and the gate insulating film are disposed on the substrate in the stated order. The source-drain electrodes and the organic semiconductor layer are disposed at least on the gate insulating film in the stated order. At least one of the source-drain electrodes includes a first part disposed directly above the gate electrode, a second part disposed not over the gate electrode, and a connecting part which has a width smaller than that of the first part and connects the first part and the second part. Another one of the above objects of the present invention is achieved by an transistor array including multiple organic 15 transistors, each of which includes a substrate; a gate electrode; a gate insulating film; source-drain electrodes; and an organic semiconductor layer. gate electrode and the gate insulating film disposed on the substrate in the stated order. The 20 source-drain electrodes and the organic semiconductor layer are disposed at least on the gate insulating film in the stated order. At least one of the source-drain electrodes includes a first part disposed above the gate electrode, a second 25 part, and a connecting part which has a width WO 2009/072401 smaller than that of the first part and connects the first part and the second part. The organic semiconductor layer is formed by a printing process. Another one of the above objects of the present invention is achieved by a display apparatus including an organic transistor array that includes multiple organic transistors, each of which includes a substrate; a gate electrode; a gate insulating source-drain electrodes; and an organic 10 semiconductor layer. The gate electrode and the gate insulating film are disposed on the substrate in the stated order. The source-drain electrodes and the organic semiconductor layer are disposed at least on the gate insulating film in the stated 15 order. At least one of the source-drain electrodes includes a first part disposed above the electrode, a second part, and a connecting which has a width smaller than that of the first part and connects the first part and the second part. 20 The organic semiconductor layer is formed by a BRIEF DESCRIPTION OF THE DRAWINGS printing process. 25 WO 2009/072401 PCT/JP2008/071065 11 FIG. 1 is a cutaway view of one example of an organic transistor according to one embodiment of the present invention; FIG. 2 is a top view showing a geometry of a drain electrode of the organic transistor of FIG. 1; FIG. 3 is a top view showing spread of an organic semiconductor ink in the case where the drain electrode of the organic transistor of FIG. 1 is used; FIG. 4 is a top view showing spread of the organic semiconductor ink in the case where the drain electrode having a conventional geometry is used; 15 FIG. 5 is a top view showing another geometry of the drain electrode of the organic transistor of FIG. 1; FIG. 6 is a top view showing an overlap area of a gate electrode and the drain electrode; 20 FIG. 7 shows a top view of the first example of an organic transistor array according to one embodiment of the present invention; FIG. 8 shows a top view of the second example of the organic transistor array according to one embodiment of the present invention; WO 2009/072401 PCT/JP2008/071065 - FIG. 9 shows a top view of the third example of the organic transistor array according to one embodiment of the present invention; - FIG. 10 shows a top view of the fourth 5 example of the organic transistor array according to one embodiment of the present invention; - FIG. 11 is a top view showing a geometry of a source electrode of the organic transistor array of FIG. 10; - 10 FIG. 12 shows a dimensional difference between Example 1 and Comparative Example 1; - FIG. 13 shows transistor static characteristics of an organic transistor of Example 1; - FIG. 14 shows gate leakage currents of organic transistors of Example 1 and Comparative Example 1; - FIG. 15 shows transistor dynamic characteristics of the organic transistors of - 20 Example 1 and Comparative Example 1; and - FIG. 16 is a cutaway view of an active matrix display apparatus of Example 3. BEST MODE OF CARRYING OUT THE INVENTION Embodiments that describe the best mode for carrying out the present invention are explained next with reference to the drawings. 13 FIG. 1 shows an example of the organic 5 transistor according to an embodiment of the present invention. As for an organic transistor 10, a gate electrode 2 and a gate insulating film 3 are sequentially formed on a substrate 1, and a source electrode 4 and a drain electrode 5 and then an organic semiconductor layer 6 are sequentially 10 formed on the gate insulting film 3. The drain electrode 5 includes a first part 5a formed above the gate electrode 2, a second part 5b, and a connecting part 5c which has a width smaller than 15 the width of the first part 5a (i.e. channel width) and connects the first part 5a and the second part 5b, as shown in FIG. 2. The organic semiconductor layer 6 is formed by a printing process, such as inkjet printing or dispenser printing. In this way, the surface area of the drain electrode 5 having 20 high surface free energy is reduced. As a result, when a pattern of the organic semiconductor layer 6 is formed using an organic semiconductor ink 7, it is possible to control the spread of the organic semiconductor ink 7 (see FIG. 3). In addition, due 25 to gaps formed between the first part 5a and the second part 5b, the spread of the organic semiconductor ink 7 is controlled. Specifically, the spread of the organic semiconductor ink 7 is prevented by the gate insulating film 3 exposed between the first part 5a and the second part 5b. The part of the gate insulating film 3, on which neither the source electrode 4 nor the drain electrode 5 are formed, preferably has a surface onergy of 40 mN/m or less. If this part has a surface energy exceeding 40 mN/m, it becomes difficult to prevent the spread of the organic semiconductor ink 7. In the above-described manner, the printing precision of the organic semiconductor layer 6 is improved, whereby it is possible to obtain the organic transistor 10 in which a pattern of the organic semiconductor layer 6 is formed with high precision. In addition, since the spread of the organic semiconductor ink 7 can be controlled, the organic semiconductor layer 6 is prevented from becoming thin. Furthermore, it is possible to prevent the organic semiconductor layer 6 from having an uneven thickness and exhibiting a crater like shape, which can be explained by the coffee stain effect, or becoming discontinuous. This means that the concentration of the organic semiconductor ink 7 can be reduced, which results in a decrease of the amount of the organic semiconductor material to be used. Moreover, the overlap between the gate electrode 2 and the drain electrode 5 is reduced, and it is therefore possible to prevent insulation failure and operate the transistor at high speed. On the other hand, consider the case where a drain electrode 5' having a conventional geometry 10 is formed. In forming an organic semiconductor layer by a printing process in the channel region, the organic semiconductor ink 7 spreads out, as shown in FIG. 4. It is thus difficult to form a pattern of the organic semiconductor layer 6 with high precision, and accordingly, a large alignment margin has to be provided. In addition, since the organic semiconductor ink 7 tends to spread over the drain electrode 5' having high surface energy, the 20 organic semiconductor layer 6 is formed thin. organic semiconductor layer 6 also tends to exhibit a crater-like shape and have an uneven thickness, and it therefore becomes difficult to make a continuous organic semiconductor layer 6. Note that the connecting part 5c is not necessary to connect the first part 5a and the second part 5b in the middle of the channel region, and may connect them, for example, near the edge of 5 the channel region (see FIG. 5A). The first part 5a and the second part 5b are not limited to a rectangular shape, and may individually be, for example, a quadrilateral shape (e.g. trapezoid) or a different polygonal shape (see FIG. 5B), or may have 10 a curved section. Further, the connecting part 5c may have a length of zero, for instance, in the case of FIG. 5B. A drain current $I_{ds}$ of a field-effect transistor is expressed by the following equations: 15 $$I_{ds} = W/2L \times \mu \times C_{i} \times (V_{g} - V_{th})^{2}$$ $$C_{i} = \varepsilon_{0} \times \varepsilon_{r} \times S/t$$ where W is the channel width; L, the channel length; $\mu$ , the mobility; $C_i$ , the capacitance of the gate insulating film per unit area; $V_g$ , the 20 gate voltage; $V_{th}$ , the threshold voltage; $\varepsilon_0$ , the vacuum permittivity; $\varepsilon_r$ , the relative permittivity of the gate insulating film; S, the area of electrodes; and t, the thickness of the gate insulating film. It can be seen from the equations 25 that $C_i$ should be increased in order to increase $I_{ds}$ . It is also understood that $\epsilon_r$ or S should be increased, or t should be reduced, in order to increase $C_i$ . $\epsilon_r$ depends on a material of the gate insulating film, and S is limited by the pixel size. 5 As for the organic transistor 10, an overlap area 8 of the gate electrode 2 and the drain electrode 5 (see FIG. 6A) is smaller than an overlap area 8' of the gate electrode 2 and the drain electrode 5' having a conventional geometry (see FIG. 6B). As a result, the gate leakage current can be reduced, and therefore, t can be reduced, enabling an increase in A cutoff frequency $f_{\text{c}}$ of a field-effect transistor is expressed by the following equation: $f_c = \mu \times V_{ds}/2\pi/L(L+D)$ Ids. where $V_{ds}$ is the drain voltage; and D is the width of an overlap area of the gate electrode and the drain electrode. According to the equation, it can be seen that D should be reduced in order to increase $f_c$ . That is, if the parasitic capacitance is reduced, the field-effect transistor can be made to operate at high speed. As for the organic transistor 10, since the width of the overlap area 8 is small, as shown in FIG. 6A, it is possible to cause the organic transistor 10 to operate at high speed. In an organic transistor of an embodiment of the present invention, the source electrode 4 may include a first part, a second part and a connecting part as in the case of the drain electrode 5 of the organic transistor 10. Alternatively, each of the source electrode 4 and the drain electrode 5 may have a first part, a second part and a connecting part. In the present invention, the pattern of the organic semiconductor layer 6 is preferably formed using an organic semiconductor ink made by dissolving an organic semiconductor material with an 15 organic solvent. The organic semiconductor material soluble in an organic solvent is not particularly limited, and a polymer material, an oligomer material, a low molecular material, or the like can be used. Examples are organic low molecules such as pentacene, anthracene, tetracene and phthalocyanine; 20 conductive polymers of the polyacetylene series; conductive polymers of the polyphenylene series, such as polyparaphenylene and its derivatives, and polyphenylenevinylene and its derivatives; 25 conductive polymers of the heterocyclic series, such as polypyrrole and its derivatives, polythiophene and its derivatives, polyfurane and its derivatives; and ionic conductive polymers, such as polyaniline and its derivatives. Polymer materials having a triarylamine structure are particularly preferable. Such a polymer material is not particularly limited; however, a material expressed by a chemical formula (A) can be used. This material is a randomly oriented polymer material, and has little characteristic variation regardless of the shape of the formed layer and the layer forming method. ### [Chemical Formula (A)] $$O$$ $CH_3O$ $CH_3O$ A pattern of at least one of the gate 15 electrode 2 and the source/drain electrodes 4 and 5 may be formed by a printing process, such as inkjet printing or dispenser printing. In the printing process, it is preferable to use metal ink including metal particles or a metal complex. The metal 20 particles are not particularly limited, and examples of such are Au, Ag, Cu, Pt, Pd, Ni, Ir, Rh, Co, Fe, Mn, Cr, Zn, Mo, W, Ru, In and Sn. Any two or more of these may be used together. Among them, Au, Ag, Cu and Ni are preferable from the standpoint of electrical resistance, heat conductivity 5 corrosion. It is known that, if the metal particles have an average particle diameter of several nanometers to several tens of nanometers and are dispersed in a solvent medium, the particles are 10 sintered at a significantly low temperature. is attributed to the influence of active surface atoms becoming greater as the particle diameter of the metal particles decreases. The metal complex is not particularly limited, and examples of such are 15 complexes having Au, Pt, Ag, Cu, Pd, In, Cr, Ni or the like as a central metal. Patterns are formed using such metal ink, and then sintered to form the gate electrode 2, the source electrode 4 and the drain electrode 5. If the surface tension and viscosity of the metal ink are not adequate, the metal ink is not discharged well, or discharged not at all, in the printing process. In such a case, the metal ink is difficult to form round droplets, and it is sometimes the case that the ligament length increases. In view of these aspects, the metal ink preferably has a surface tension of about 30 mN/m and a viscosity of 2 to 13 mPa·sec, more preferably 7 to 10 mPa·sec. The metal ink should also have a drying property which prevents the solvent from volatilizing when the metal ink is discharged so that the metal particles or the metal complex does not become solidified. To form these electrodes 2, 4 and 5, a 10 dispersion liquid of a conductive polymer or the like may be used. As for the conductive polymer, examples are polythiophene, polyaniline, polypyrrole, polyparaphenylene, polyacetylene, and any of these polymers on which doping has been performed. 15 Particularly, a complex (PEDOT/PSS) of polyethylene dioxythiophene (PEDOT) and polystyrene sulfonate (PSS) is preferable in the standpoint of electrical conductivity, stability, heat resistance and the like. Compared to metals, conductive polymers have no advantage in terms of electrical characteristics 20 and stability. However, they have advantages in the degree of polymerization; allowing the electrical characteristics of the electrodes to be improved by the structures of the conductive polymers; and allowing the formation of the electrodes at a low temperature since they do not require sintering. If the surface energy of the gate insulating film 3 which is not irradiated with 5 ultraviolet is 40 mN/m or less, an area with a high surface energy is formed by applying ultraviolet rays. Herewith, it is possible to form a pattern of the source electrode 4 and the drain electrode 5 with high precision by the printing process. The 10 gate insulating film 3 is made of a polymer material, such as polyimide, polyparaxylene, polyvinylphenol, polyester, an acrylic resin (e.g. polyacrylonitrile or polymethylmethacrylate), an epoxy resin, or a thermoset resin. In order to cause the gate insulating film 3 to have a surface energy of 40 mN/m or less, it is preferable to introduce lyophobic functional groups to the surface of the gate insulating film 3, and a self assembled monolayer (SAM) may be used for this purpose. Specifically, a functional monolayer is provided on the surface of the gate insulating film 3 using a chemical compound that includes lyophobic functional groups and functional groups that bind with the surface of the gate insulating film 3. As of the gate insulating film 3, examples are a halosilyl group and an alkoxysilyl group. These functional groups react with a hydroxyl group on the surface of the gate insulating film 3 to initiate a hydrolysis reaction, and are thereby adsorbed onto the surface of the gate insulating film 3. As for the lyophobic functional group, examples are an alkyl group having a fluoro group, a long chain fatty alkyl group, and an alkyl group having a phenyl group. PCT/JP2008/071065 Also, in order to cause the gate insulating film 3 to have a surface energy of 40 mN/m or less, the gate insulating film 3 may be formed using a material containing lyophobic functional groups. 15 FIG. 7 shows a first example of an organic transistor array according to one embodiment of the present invention. An organic transistor array 20 includes multiple organic transistors 10. FIG. 8 shows a second example of an organic transistor array according to one embodiment of the present invention. An organic transistor array 30 includes multiple organic transistors each having the same structure as that of the organic transistor 10, except for the drain electrode 5 which has a geometry illustrated in FIG. 5A. WO 2009/072401 PCT/JP2008/071065 24 transistor array according to one embodiment of the present invention. An organic transistor array 40 includes multiple organic transistors each having the same structure as that of the organic transistor 10, except for the drain electrode 5 which has a geometry illustrated in FIG. 5B. FIG. 10 shows a fourth example of an organic transistor array according to one embodiment of the present invention. An organic transistor 10 array 50 includes multiple organic transistors each having the same structure as that of the organic transistor 10, except for the geometry of the source electrode 4 which is one illustrated in FIG. 11. 15 The source electrode 4 of FIG. 11 includes a first part 4a formed on the gate electrode 2, a second part 4b, and a connecting part 4c which has a width smaller than the width of the first part 4a (i.e. channel width) and connects the first part 4a and 20 the second part 4b. An active matrix display apparatus can be obtained by using an active matrix substrate that includes the organic transistor array of one embodiment of the present invention as an active matrix device, and combining the active matrix 25 substrate with pixel display devices such as electrophoresis devices, liquid crystal devices, or organic EL devices. The following describes an example of the manufacturing method of the active matrix display apparatus. First, as shown in FIG. 1, the gate electrodes 2 (scanning lines) are formed on the glass substrate (or film substrate) 1 by inkjet printing using Ag ink in which Ag particles are dispersed. Next, polyamic acid is applied onto the 10 gate electrodes 2 by spin-coating and then sintered to form the gate insulating film 3. The insulating film 3 is irradiated with ultraviolet through a photomask to form a high energy pattern on 15 the surface of the gate insulating film 3. On the high energy pattern, the source electrodes 4 and the drain electrodes 5 (signal lines) are formed by inkjet printing using Ag ink in which Ag particles Then, the organic semiconductor are dispersed. 20 layer 6 is formed by inkjet printing using an organic semiconductor ink. Next, a protective layer (not shown) having a thickness of 2 µm and made of paraxylylene is formed by chemical vapor deposition (CVD) to complete an active matrix substrate. WO 2009/072401 PCT/JP2008/071065 On the other hand, on a counter substrate to oppose the active matrix substrate, ITO (Indium Tin Oxide) is applied by sputtering to thereby form a transparent conductive film having a thickness of about 100 nm. On the transparent conductive film, polyamic acid is applied by spin-coating to form a film, which is then rubbed in an orientation process to form an oriented film having a thickness of about 200 nm. Using the counter substrate on which the 10 oriented film is formed in this manner, a liquid crystal panel can be manufactured by joining the counter substrate and the active matrix substrate together with a silica spacer interposed between them and then filling the gap with a liquid-15 crystalline material. Also, an electrophoresis display panel can be manufactured by joining a counter substrate on which a transparent conductive film and the active matrix substrate together with a silica spacer interposed between them and then filling the gap with microcapsules (electrophoresis devices). 20 25 Also, an organic EL panel can be manufactured by forming organic EL devices on the active matrix substrate and then providing an atmosphere shielding member. #### EXAMPLES [Example 1] The organic transistor 10 of Example 1 is made in the following manner. An adhesion layer (not shown) made of Cr and having a thickness of 3 nm and the gate electrode 2 made of Al and having a thickness of 100 nm are formed on the glass substrate 1 by vacuum evaporation using a shadow mask. On the gate electrode 2, RIKACOAT SN-20 10 (produced by New Japan Chemical co., ltd), which is a polyimide liquid solution, is applied by spincoating, and is prebaked and then baked at 200 °C to thereby form a lower layer (500 nm in thickness) of the gate insulating film 3. On the lower layer of 15 the gate insulating film 3, a polyimid liquid solution expressed by a chemical formula (B) applied by spin-coating in a similar manner, and then baked to form an upper layer of the gate insulating film 3. Note that the surface energy of the gate insulating film 3 is 30 mN/m. 20 [Chemical Formula (B)] $$\begin{bmatrix} O & O & CH_3 & CH_2 CH_2$$ The upper layer of the gate insulating film 3 is irradiated with UV light through a photomask to thereby form a pattern (areas having a high surface energy) used to form the source electrode 4 and the drain electrode 5 having a geometry illustrated in FIG. 2. Then, on the pattern, Ag ink is applied by inkjet printing and then sintered at 280 °C to thereby form the source electrode 4 and the drain electrode 5 having a thickness of 100 nm. The channel length (i.e. distance between the source electrode 4 and the drain electrode 5) is 5 µm. On the gate insulating film 3 on part of which the source electrode 4 and the drain electrode 5 have been formed, the organic semiconductor layer 6 is formed by inkjet printing using a liquid solution expressed by the chemical formula (A) to thereby obtain the organic transistor 10. [Comparative Example 1] - An organic transistor of Comparative Example 1 has the same structure as that of the organic transistor 10 of Example 1, except for the drain electrode 5 which has a geometry illustrated in FIG. 4. - 25 [Evaluation Method and Results] using measurements By using the organic transistors of Example 1 and Comparative Example 1, the dimensions of the organic semiconductor layers 6 and the transistor characteristics were evaluated. 5 [Dimensions of Organic Semiconductor Layers 6] According to the metallograph, the organic semiconductor layer 6 of Comparative Example 1 had dimensions of about 100 µm in both the channel width direction and the channel length direction. On the other hand, as for the organic semiconductor layer 6 of Example 1, the dimension in the channel length direction is about 50% of that of Comparative Example 1 (see FIG. 12). Thus, it can be seen that the spread of the organic semiconductor layer 6 can be controlled by the geometry of the drain electrode 5. Accordingly, the pattern of the organic semiconductor layer 6 can be formed with high precision in a stable manner. 20 [Transistor Static Characteristics] 25 The transistor static characteristics of Example 1 were evaluated by applying a drain voltage $V_{ds}$ of -20 V and scanning the gate voltage $V_g$ from +20 V to -20 V under the atmosphere of less than 1 ppm oxygen and less than 1 ppm moisture (see FIG. WO 2009/072401 PCT/JP2008/071065 13). The results were that an ON current $I_{ds}$ was 2.4 $\times$ 10<sup>-9</sup> A (V<sub>q</sub> = -20 V); an OFF current I<sub>ds</sub>, 4.0 $\times$ 10<sup>-13</sup> A (Vg = +20 V); and an ON-OFF ratio $(V_q(-20 \text{ V})/V_q(+20 \text{ V}))$ V)), $6.0 \times 10^3$ (see FIG. 13). As for the ON current and the OFF current, the respective values were obtained by averaging measurements at twenty locations. Similarly, the transistor static characteristics of Comparative Example 1 were evaluated. The results were that the ON current $I_{ds}$ was $1.8 \times 10^{-9}$ A ( $V_g = -20$ V); the OFF current $I_{ds}$ , 10 $7.2 \times 10^{-13}$ A (Vg = +20 V); and the ON-OFF ratio $(V_g(-20 \text{ V})/V_g(+20 \text{ V}))$ , 2.5 × 10<sup>3</sup>. Herewith, it can be seen that the organic transistor 10 of Example 1 achieves favorable transistor static characteristics 15 compared to the organic transistor of Comparative Example 1. [Gate leakage current] The gate leakage currents in an OFF state with $V_{\sigma}$ = +20 V and $V_{ds}$ = -20 V were evaluated (see 20 FIG. 14). From FIG. 14, it can be understood that the leak current was significantly reduced in the organic transistor 10 of Example 1 compared to the organic transistor of Comparative Example 1. This is because the organic transistor 10 of Example 1 has a smaller overlap area of the gate electrode 2 25 and the drain electrode 5 than that of the organic transistor of Comparative Example 1 (see FIG. 6). [Transistor Dynamic Characteristics] The transistor dynamic characteristics were 5 evaluated by measuring an output current obtained when a gate voltage $V_g$ of -20 V was applied at a frequency between 1 Hz and 2000 Hz while a drain voltage $V_{ds}$ of -20 V was being applied (see FIG. 15). The results were that the cutoff frequency of 10 Example 1 was about 650 Hz while the cutoff frequency of Comparative Example 1 was about 110 Hz. Thus, it can be seen that the organic transistor 10 of Example 1 achieves better transistor dynamic characteristics compared to the organic transistor 15 of Comparative Example 1. Note that the cutoff frequency was defined as a frequency obtained when the attenuation rate is -6 dB. [Example 2] Example 2 is the organic transistor array 20 20 having a two dimensional array of 32 $\times$ 32 organic transistors 10 with an interelement spacing of 500 $\mu$ m. The organic transistor array 20 of Example 2 is formed in the same manner as in Example 1. The transistor static characteristics of 25 Example 2 were evaluated in the same manner as described above. The results were that the ON current $I_{ds}$ was $2.2 \times 10^{-9}$ A $(V_g = -20 \text{ V})$ ; the OFF current $I_{ds}$ , $3.8 \times 10^{-13}$ A (Vg = +20 V); and the ON-OFF ratio $(V_g(-20 \text{ V})/V_g(+20 \text{ V}))$ , $5.8 \times 10^3$ . Due to being able to control the spread of the organic semiconductor layer 6, the pattern of the organic semiconductor layer 6 was formed with a uniform thickness in a stable manner. As a result, the variation of the static characteristics of the organic transistors 10 could be controlled down to 10% or less for both the ON current and OFF current. [Comparative Example 2] Comparative Example 2 is the organic transistor array 20 having a two dimensional array 15 of 32 $\times$ 32 organic transistors 10 with an interelement spacing of 500 $\mu$ m. The organic transistor array 20 of Comparative Example 2 is formed in the same manner as in Comparative Example 1. The transistor static characteristics of Comparative Example 2 were evaluated in the same manner as described above. The results were that the ON current $I_{ds}$ was $1.9 \times 10^{-9}$ A $(V_g = -20 \text{ V})$ ; the OFF current $I_{ds}$ , $6.3 \times 10^{-13}$ A $(V_g = +20 \text{ V})$ ; and the ON-OFF ratio $(V_g(-20 \text{ V})/V_g(+20 \text{ V}))$ , $3.0 \times 10^3$ . However, the thickness uniformity and the pattern of the organic semiconductor layer 6 were difficult to control. Accordingly, the transistor static characteristics varied largely among the organic transistors with up to about 30% variation in the ON current and up to about 70% variation in the OFF current. [Example 3] Example 3 is an active matrix display apparatus 60 (see FIG. 16). The active matrix 10 display apparatus 60 is made using the organic transistor array 20 of Example 2. Specifically, an application liquid made by mixing microcapsules 61, which include titanium oxide particles 61a 15 Isoper 61b dyed with Oil Blue, and a polyvinyl alcohol aqueous solution is applied to a transparent electrode 63 made of ITO and disposed on polycarbonate substrate 62 to thereby form a layer including the microcapsules 61 and a binder 64. created laminated structure and the organic 20 transistor array 20 of Example 2 are bonded with each other by the binder 64 in a manner that the glass substrate 1 and the polycarbonate substrate 62 respectively form outermost surfaces of the active matrix display apparatus 60. 25 PCT/JP2008/071065 To evaluate the active matrix display apparatus 60 made in the above-described manner, scanning signal driver ICs were connected to bus lines leading to the gate electrodes 2 of the active matrix display apparatus 60 while data signal driver ICs were connected to bus lines leading to the source electrodes 4. When images were changed every 0.5 seconds, it was confirmed that favorable still images were displayed. 10 According to the present invention, it is possible to provide an organic transistor in which the pattern formation of the organic semiconductor layer can be controlled and the overlap between the gate electrode and the source/drain electrode can be reduced. Also, the present invention is able to 15 provide an organic transistor array having two or more of such transistors as well as a display apparatus including the organic transistor array. This application is based upon and claims 20 the benefit of priority of Japanese Patent Application 2007-317380, filed on December 7, 2007, the entire contents of which are hereby incorporated herein by reference. #### CLAIMS - 1. An organic transistor comprising: - a substrate; - 5 a gate electrode; - a gate insulating film; source-drain electrodes; and an organic semiconductor layer; wherein the gate electrode and the gate 10 insulating film are disposed on the substrate in this stated order, and the source-drain electrodes and the organic semiconductor layer are disposed at least on the gate insulating film in this stated order, and - at least one of the source-drain electrodes includes a first part disposed directly above the gate electrode, a second part disposed not over the gate electrode, and a connecting part which has a width smaller than a width of the first part and connects the first part and the second part. - 2. The organic transistor as claimed in claim 1, wherein the organic semiconductor layer is formed by a printing process. - 3. The organic transistor as claimed in claim 1, wherein a first surface area of the gate insulating film, on which the source-drain electrodes are not disposed, has a surface energy of 40 mN/m or less. - 4. The organic transistor as claimed in claim 1, wherein the organic semiconductor layer includes an organic semiconductor material soluble 10 in an organic solvent. - 5. The organic transistor as claimed in claim 1, wherein a second surface area of the gate insulating film, on which the source-drain electrodes are disposed, has a higher surface energy than a surface energy of a first surface area of the gate insulating film, on which the source-drain electrodes are not disposed. - 20 6. The organic transistor as claimed in claim 5, wherein the second surface area is irradiated with ultraviolet light. - 7. The organic transistor as claimed in claim 1, wherein the gate insulating film includes a polymer material. - 8. The organic transistor as claimed in claim 1, wherein at least one of the gate electrode and the source-drain electrodes is formed by a printing process. - 9. The organic transistor as claimed in claim 8, wherein at least one of the gate electrode and the source-drain electrodes is formed using ink that includes metal particles or a metal complex. - 10. The organic transistor as claimed in claim 9, wherein the metal particles includes at least one selected from the group consisting of Au, Ag, Cu and Ni. - 20 11. The organic transistor as claimed in claim 1, wherein at least one of the gate electrode and the source-drain electrodes includes a conductive polymer. - 12. The organic transistor as claimed in claim 11, wherein the conductive polymer includes polyethylene dioxythiophene. - 5 13. An organic transistor array including a plurality of organic transistors, each of which includes a substrate; a gate electrode; a gate insulating film; source-drain electrodes; and an organic semiconductor layer; wherein the 10 electrode and the gate insulating film are disposed on the substrate in this stated order, and the source-drain electrodes and the organic semiconductor layer are disposed at least on the gate insulating film in this stated order; at least 15 one of the source-drain electrodes includes a first part disposed above the gate electrode, a second part, and a connecting part which has a width smaller than a width of the first part and connects the first part and the second part; and the organic 20 semiconductor layer is formed by a printing process. - 14. A display apparatus including an organic transistor array that includes a plurality of organic transistors, each of which includes a substrate; a gate electrode; a gate insulating film; 25 source-drain electrodes; and an organic semiconductor layer; wherein the gate electrode and the gate insulating film are disposed on the substrate in this stated order, and the source-drain electrodes and the organic semiconductor layer are disposed at least on the gate insulating film in this stated order; at least one of the source-drain electrodes includes a first part disposed above the gate electrode, a second part, and a connecting part which has a width smaller than a width of the first part and connects the first part and the second part; and the organic semiconductor layer is formed by a printing process. 2/16 ## FIG.2 FIG.3 **-1**G.4 7/16 FIG.7 8/16 FIG.8 9/16 FIG.9 10/16 FIG.10 ### 11/16 # FIG.11 12/16 **FIG.12** 13/16 FIG.13 14/16 FIG.14 15/16 **FIG.15** #### INTERNATIONAL SEARCH REPORT International application No. PCT/JP2008/071065 #### A. CLASSIFICATION OF SUBJECT MATTER Int.Cl. H01L21/336(2006.01)i, H01L29/786(2006.01)i, H01L51/05(2006.01)i, H01L51/40(2006.01)i According to International Patent Classification (IPC) or to both national classification and IPC #### B. FIELDS SEARCHED Minimum documentation searched (classification system followed by classification symbols) Int.Cl. H01L21/336, H01L29/786, H01L51/05, H01L51/40 Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched Published examined utility model applications of Japan 1922-1996 Published unexamined utility model applications of Japan 1971-2009 Registered utility model specifications of Japan 1996-2009 Published registered utility model applications of Japan 1994-2009 Electronic data base consulted during the international search (name of data base and, where practicable, search terms used) #### C. DOCUMENTS CONSIDERED TO BE RELEVANT | Category* | Citation of document, with indication, where appropriate, of the relevant passages | Relevant to claim No. | |-----------|----------------------------------------------------------------------------------------------------------------------|-------------------------------| | X<br>Y | US 2005/0140840 A1 (Y.Hirakata et al.) 2005.06.30, Par. Nos.[0044]-[0074].Figs.1,3 & JP 2005-210087 A & CN 1638170 A | 1,4,7-11<br>2,3,5,6,12-<br>14 | | У | JP 2006-60079 A (Ricoh Co., Ltd.) 2006.03.02, Par. Nos. [0082], [0096] - [0100], Fig. 3 (No Family) | 2,3,5,6,12-<br>14 | | Further documents are listed in the continuation of Box C. | See patent family annex. | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | * Special categories of cited documents: "A" document defining the general state of the art which is not considered to be of particular relevance | understand the principle or theory underlying the invention | | | "E" earlier application or patent but published on or after the international filing date "L" document which may throw doubts on priority claim(s) or which is cited to establish the publication date of another citation or other | be considered novel or cannot be considered to involve an inventive step when the document is taken alone | | | special reason (as specified) "O" document referring to an oral disclosure, use, exhibition or other means | "Y" document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document is combined with one or more other such documents, such combination being obvious to a person skilled in the art | | | "P" document published prior to the international filing date but later than the priority date claimed | "&" document member of the same patent family | | | Date of the actual completion of the international search | Date of mailing of the international search report | | | 12.02.2009 | 24.02.2009 | | | Name and mailing address of the ISA/JP | Authorized officer 4M 3 6 4 3 | | | Japan Patent Office | MITSUO KAWAMOTO | | | 3-4-3, Kasumigaseki, Chiyoda-ku, Tokyo 100-8915, Japan | Telephone No. +81-3-3581-1101 Ext. 3462 | |