# (19) World Intellectual Property Organization International Bureau # (10) International Publication Number ## PCT ### (43) International Publication Date 1 June 2006 (01.06.2006) - (51) International Patent Classification: *H01L 29/06* (2006.01) *H01L 21/467* (2006.01) - (21) International Application Number: PCT/US2005/043115 (22) International Filing Date: 29 November 2005 (29.11.2005) (25) Filing Language: English (26) Publication Language: English (30) Priority Data: 10/997,936 29 November 2004 (29.11.2004) US (63) Related by continuation (CON) or continuation-in-part (CIP) to earlier application: US 10/997,936 (CON) Filed on 29 November 2004 (29.11.2004) - (71) Applicant (for all designated States except US): TEXAS INSTRUMENTS INCORPORATED [US/US]; P.O. BOX 655474, Mail Station 3999, Dallas, Texas 75265-5474 (US). - (72) Inventors; and - (75) Inventors/Applicants (for US only): VENUGOPAL, Ramesh [IN/US]; 411 Buckingham Road #725, Richardson, Texas 75081 (US). WASSHUBER, Christoph [AU/US]; 4106 Springhill Eastates Drive, Parker, Texas 75002 (US). WO 2006/058332 A2 (74) Agents: FRANZ, Warren, L. et al.; TEXAS INSTRU- - MENTS INCORPORATED, P.O. Box 655474, M/S 3999, Dallas, Texas 75265-5474 (US). - (81) Designated States (unless otherwise indicated, for every kind of national protection available): AE, AG, AL, AM, AT, AU, AZ, BA, BB, BG, BR, BW, BY, BZ, CA, CH, CN, CO, CR, CU, CZ, DE, DK, DM, DZ, EC, EE, EG, ES, FI, GB, GD, GE, GH, GM, HR, HU, ID, IL, IN, IS, JP, KE, KG, KM, KN, KP, KR, KZ, LC, LK, LR, LS, LT, LU, LV, LY, MA, MD, MG, MK, MN, MW, MX, MZ, NA, NG, NI, NO, NZ, OM, PG, PH, PL, PT, RO, RU, SC, SD, SE, SG, SK, SL, SM, SY, TJ, TM, TN, TR, TT, TZ, UA, UG, US (patent), UZ, VC, VN, YU, ZA, ZM, ZW. - (84) Designated States (unless otherwise indicated, for every kind of regional protection available): ARIPO (BW, GH, GM, KE, LS, MW, MZ, NA, SD, SL, SZ, TZ, UG, ZM, ZW), Eurasian (AM, AZ, BY, KG, KZ, MD, RU, TJ, TM), European (AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HU, IE, IS, IT, LT, LU, LV, MC, NL, PL, PT, RO, SE, SI, SK, TR), OAPI (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, ML, MR, NE, SN, TD, TG). #### **Declarations under Rule 4.17:** - as to applicant's entitlement to apply for and be granted a patent (Rule 4.17(ii)) - as to the applicant's entitlement to claim the priority of the earlier application (Rule 4.17(iii)) #### **Published:** without international search report and to be republished upon receipt of that report [Continued on next page] (54) Title: REDUCED CHANNEL PITCH IN SEMICONDUCTOR DEVICE (57) Abstract: Α method for multiplying the pitch of a semiconductor device is disclosed. The method includes forming a patterned mask layer on a first layer, where the patterned mask layer has a first line width. The first layer can then be etched to form a first plurality of sloped sidewalls. After removing a portion of the patterned mask so that the patterned mask layer has a second line width less than the first line width, the first layer can be etched again to form a second plurality of sloped sidewalls. The patterned mask layer can then be removed. The first layer can be etched again to form a third plurality of sloped sidewalls. The first plurality of sloped sidewalls, the second plurality of sloped sidewalls, and the third plurality of sloped sidewalls can form an array of parallel triangular channels. In one implementation, the channels are formed in the fabrication of a triangular wire channel MOSFET (300), including a plurality of parallel triangular wire channels (325), a buried oxide layer (310), a gate oxide (360), and a gate (375). ### For two-letter codes and other abbreviations, refer to the "Guidance Notes on Codes and Abbreviations" appearing at the beginning of each regular issue of the PCT Gazette. # REDUCED CHANNEL PITCH IN SEMICONDUCTOR DEVICE The present invention relates to semiconductor devices and methods for decreasing a feature size of semiconductor devices. More particularly, the present invention relates to semiconductor devices and method for forming semiconductor devices with channel arrays having decreased line/space feature size and increased area for current flow. ## **BACKGROUND** 5 10 15 20 25 30 The desire for higher packing densities, faster circuit speed, and lower power dissipation has driven the scaling of semiconductor devices to smaller dimensions. Feature sizes for channel lengths, for example, have approached 0.1 $\mu$ m (100 nm) for devices such as metal-oxide-semiconductor field effect transistors (MOSFETs). As the channel lengths of these devices decrease below 100 nm, however, problems arise. One problem is that the gate oxide thickness must be reduced in proportion to the channel length to control short-channel effects and maintain a good subthreshold turn-off slope. As the thickness of the gate oxide decreases, quantum mechanical tunneling becomes a factor which leads to increased gate leakage. One solution to this problem is to form a corner dominated semiconductor device, which for a given oxide thickness, results in a steep subthreshold slope. Such a device should also be engineered to ensure that the effective area of current flow is not diminished. A conventional corner dominated semiconductor device using triangular wire channels increases the number of corners and the area of current flow by providing a two-fold increase in the number of wire channels compared to a pillar- or rectangular-shaped wire channels. FIGS. 1A-1C show a conventional method of forming a triangular channel array. As shown in FIG. 1A, the conventional triangular channel array is made by forming a lithographic line pattern 30 on a silicon layer 20. In FIG. 1B, a first isotropic etch removes a portion of silicon layer 20 to form a plurality of structures 23 having sloped sidewalls. A selective oxidation forms an SiO<sub>2</sub> layer 40 on the sloped sidewalls of structures 23. Referring to FIG. 1C, lithographic line pattern 30 is removed and a second isotropic etch is performed. The second isotropic etch removes another portion of structures 23 to form additional sloped sidewalls that, together with the sloped sidewalls formed from the first isotropic etch, form a conventional parallel triangular wire array 25. Conventional methods for forming corner dominated semiconductor devices, however, are limited to forming only two triangles for each lithographic line pattern 30. Further, the pitch of the resultant wire channel array is limited to two times the width of the lithographic line pattern, also called the "critical dimension." Thus, there is a need to overcome these and other problems of the prior art and to provide a pitch multiplication process that increases the number of corners and maximizes the current flow area. ### **SUMMARY** 5 10 15 20 25 30 According to various embodiments, the present teachings include a method of forming a semiconductor device including forming a patterned mask layer on a first layer, wherein the patterned mask layer has a first line width. The first layer can then be etched to form a first plurality of sloped walls. A portion of the patterned mask can be removed so that the patterned mask layer has a second line width less than the first line width. The first layer can be etched to form a second plurality of sloped walls and the patterned mask layer can be removed. The first layer can then be etched to form a third plurality of sloped walls, wherein the first plurality of sloped sidewalls, the second plurality of sloped sidewalls, and the third plurality of sloped sidewalls form an array of parallel triangular channels. According to various embodiments, the present teachings also include a method of forming a semiconductor device including forming a patterned mask layer on a silicon layer, wherein the patterned mask layer has a first line width. The silicon layer can be anisotropically etched to form a first plurality of sloped sidewalls. An oxide layer can then be formed on the first plurality of sloped sidewalls. The patterned mask layer can be etched so that the patterned mask layer has a second line width less than the first line width. The first silicon layer can be anisotropically etched to form a second plurality of sloped sidewalls. An oxide layer can be formed on the second plurality of sloped sidewalls and the patterned mask layer can be removed. The silicon layer can be anisotropically etched to form a third plurality of sloped sidewalls, wherein the first plurality sloped walls, the second plurality of sloped sidewalls, and the third plurality of sloped sidewalls form a triangular wire channel array. According to various embodiments, the present teachings further include a method of forming a semiconductor device including forming a patterned mask layer on a silicon layer, wherein the patterned mask layer has a first line width. The silicon layer can be anisotropically etched to expose a first plurality of (111) planes and an oxide layer can be formed on the exposed first plurality of (111) planes. The patterned mask layer can then be etched to decrease the line width. The silicon layer can be anisotropically etching to expose a second plurality of (111) planes and an oxide layer can be formed on the exposed second plurality of (111) planes. The patterned mask layer can be removed and the silicon layer anisotropically etched to expose a third plurality of (111) planes, wherein the first plurality of (111) planes, the second plurality of (111) planes, and the third plurality of (111) planes form a triangular wire channel array. According to various embodiments, the present teachings also include a semiconductor device including a first layer and a plurality of parallel triangular channels disposed on the first layer. The plurality of parallel triangular channels can have a pitch that is less than a critical dimension (CD). It is to be understood that both the foregoing general description and the following detailed description are for example and explanation only and are not restrictive of the invention, as claimed. The accompanying drawings, which are incorporated in and constitute a part of this specification, illustrate several embodiments of the invention and together with the description, serve to explain the principles of the invention. ### 20 BRIEF DESCRIPTION OF THE DRAWINGS 10 15 25 30 - FIGS. 1A-C depict cross-sectional views of a conventional method for forming two triangular wires for each lithographic line. - FIG. 2 depicts a cross-sectional view of patterned mask in a method for forming triangular wire channels in accordance with example embodiments of the invention. - FIG. 3 depicts a cross-sectional view of a first plurality of sloped sidewalls formed in a method for forming triangular wire channels in accordance with example embodiments of the invention. - FIG. 4 depicts a cross-sectional view of reducing a lithographic line width of a patterned mask layer in a method for forming triangular wire channels in accordance with example embodiments of the invention. FIG. 5 depicts a cross-sectional view of a second plurality of sloped sidewalls formed in a method for forming triangular wire channels in accordance with example embodiments of the invention. - FIG. 6 depicts a cross-sectional view of a parallel triangular wire channel array in accordance with example embodiments of the invention. - FIG. 7 depicts a cross-sectional view of a gate structure with a parallel triangular wire channel array in accordance with example embodiments of the invention. ### DETAILED DESCRIPTION OF THE EMBODIMENTS 5 10 15 20 25 30 In the following description, reference is made to the accompanying drawings that form a part thereof, and in which is shown by way of illustration specific example embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention and it is to be understood that other embodiments may be utilized and that changes may be made without departing from the scope of the invention. The following description is, therefore, not to be taken in a limited sense. Notwithstanding that the numerical ranges and parameters setting forth the broad scope of the invention are approximations, the numerical values set forth in the specific examples are reported as precisely as possible. Any numerical value, however, inherently contains certain errors necessarily resulting from the standard deviation found in their respective testing measurements. Moreover, all ranges disclosed herein are to be understood to encompass any and all sub-ranges subsumed therein. For example, a range of "less than 10" can include any and all sub-ranges between (and including) the minimum value of zero and the maximum value of 10, that is, any and all sub-ranges having a minimum value of equal to or greater than zero and a maximum value of equal to or less than 10, e.g., 1 to 5. As used herein, the terms "critical dimension" and "CD" refer to the width of an element in lithographic line pattern. As used herein, the term "pitch" refers to the center-to-center distance between adjacent wire channels in a wire channel array. FIGS. 2 to 7 depict example semiconductor devices with parallel triangular wire channel arrays and manufacturing methods to form semiconductor devices with parallel triangular wire channel arrays in accordance with various embodiments of the invention. The semiconductor devices formed by the example methods can increase the number of corners and the area over which current flows compared to conventional corner dominated devices. Further, the steep subthreshold voltage slope (due to improved gate electrostatics) permits the removal of dopants from the channel which in turn improves the carrier mobility, thus resulting in increased drive currents. Methods for fabricating example semiconductor devices with parallel triangular wire channel arrays in accordance with various embodiments of the invention will now be described. Referring to the cross-sectional view of Fig. 2, a first layer 220, a second layer 210, and a patterned mask layer 230 are shown. First layer 220 can be, for example, silicon. First layer 220 can be formed on second layer 210. Second layer 210 can be, for example, a silicon layer or a buried oxide layer and, in various embodiments, second layer 210 can be formed on a substrate (not shown). Patterned mask layer 230 can be formed on first layer 220 and can have a critical dimension, labeled CD, as shown in FIG. 2. Patterned mask 230 can be, for example, a nitride, such as silicon nitride, an oxide, such as silicon oxide, or a silicon oxy-nitride, and can be patterned by lithography techniques known to one of ordinary skill in the art. In various embodiments, a first etch can be performed to remove a portion of first layer 220. Referring to the cross-sectional view of FIG. 3, the first etch can be an anisotropic etch that removes a portion of first layer 220 to form a first plurality of sloped sidewalls. The first plurality of sloped sidewalls can form structures 221. As used herein, the term "sloped sidewall" refers to a sidewall not at 90° relative to an top surface of second layer 210. The first anisotropic etch can use, for example, tetramthylammonium-hydroxide (TMAH) as an etchant. In various other embodiments, the etchant can comprise potassium hydroxide. According to various embodiments, an etch of first layer 220 comprising, for example, silicon (Si) can stop at an edge of patterned mask 230. According to various embodiments, etching of the silicon slows as the Si (111) planes are exposed in the first layer and, due to the slow etch rate of the Si (111) planes, essentially stops once the Si (111) planes are exposed. Thus, the first plurality of sloped sidewalls can be formed by the exposed Si (111) planes, each having an angle of about 54.7° relative to a top surface of second layer 210. An oxide mask 240, such as, for example, SiO<sub>2</sub> can then be formed on each of the first plurality of sloped sidewalls, i.e., the exposed Si (111) planes. A portion of patterned mask layer 230 can then be removed. In various embodiments, a hot phosphoric acid etch can be used to remove a portion of patterned mask layer 230, for example, comprising silicon nitride to form a patterned mask layer 231, as shown in the cross-sectional view of FIG. 4. In various other embodiments, plasma etching, and reactive ion etching can be used to remove a portion of patterned mask layer 230. The portion of patterned mask layer 230 can be removed so that the lithographic line width of patterned mask layer 231 can be less than the CD of patterned mask layer 230. A second anisotropic etch can then be performed. 5 10 15 20 25 30 The second etch can remove another portion of first layer 220. Because oxide mask 240 and patterned mask layer 231 resist etching, formation of a second plurality of sloped sidewalls can occur. The second plurality of sloped sidewalls can form a plurality of structures 222 and a plurality of triangular structures 225, as shown in FIG. 5. In various embodiments, each of the sloped sidewalls of structures 222 and triangular structures 225 can be exposed (111) planes of silicon. The second etch can be an anisotropic etch using an etchant comprising, for example, TMAH. As further shown in the cross-sectional view of FIG. 5, oxide masks 240 can be formed on the second plurality of sloped sidewalls of structures 222 and triangular structures 225. Patterned mask layer 232 can then be removed. In various embodiments, a hot phosphoric acid etch can be used to remove patterned mask layer 232. In various other embodiments, plasma etching, and reactive ion etching can be used to remove patterned mask layer 232. A third etch can then be performed to remove a further portion of first layer 220. Because oxide masks 240 resist etching, formation of a third plurality of sloped sidewalls occurs. The third plurality of sidewalls, in conjunction with the first plurality of sloped sidewalls and the second plurality of sloped sidewalls, form a plurality of triangular structures 225, as shown in the cross-sectional view of FIG. 6. In various embodiments, each of the sloped sidewalls of the third plurality of sloped sidewalls can be exposed (111) planes of silicon. The third etch can be an anisotropic etch that uses, for example, an etchant comprising TMAH. In various embodiments, a semiconductor device, such as, for example, a MOSFET or a junction field effect transistor (JFET), can include a gate structure including a silicon wire channel array comprising a plurality of parallel triangular wire channels. FIG. 7 shows a cross-sectional view of a triangular wire channel MOSFET 300 including a plurality of parallel triangular wire channels 325, buried oxide layer 310, a gate oxide 360, and a gate 375. In an example embodiment, a base of each of the plurality of wire channels 325 can be about 15 nm and each of the base angles can be about 54.7°. Referring back to FIG. 2, wire channel 300 can be formed using patterned mask 230 having a CD of about 45 nm. The line patterns of the patterned mask can be separated from each other by about 15nm. After formation of a first plurality of sloped walls, a width of patterned mask 230 can be reduced to about 15 nm to form patterned mask 231. 5 10 15 20 25 30 Wire channel array 300 can, for example, increase an effective width over which current flows compared to a convention wire channel array. Moreover, wire channel array 300 can have an increased number of corners compared to a conventional wire channel array, thus enabling further scaling of device size down to about 10 nm. A pitch of wire channel array 300 can also be increased to CD/2. One of ordinary skill in the art will understand that the above dimensions for triangular wire channels 225 and 325 are example and that the dimensions can be varied as required for particular semiconductor device characteristics. According to various embodiments described herein, gate lengths can be decreased to 30 nm or less and drain induced barrier lowering (DIBL) can be 50 mV/V or less. DIBL refers to the change in the threshold voltage as the drain voltage is increased by one volt. It can be measured, for example, by extracting a change in the threshold voltage (V<sub>T</sub>) at high and low drain voltages, and by normalizing the threshold voltage shift by the difference between the high and low drain voltage values. Moreover, according to various embodiments, the subthreshold voltage swing can be 70 mV/dec or less. According to various embodiments, the pitch of the triangular wire channel array can be further multiplied, for example, by increasing the CD of the lithographic line pattern elements and/or decreasing the distance between each lithographic line pattern element. The method can proceed as described above, except that the steps of forming an oxide layer on the sloped sidewalls, reducing the lithographic line width of the patterned mask layer, and anisotropically etching the silicon layer can be repeated as necessary to multiply the pitch of the semiconductor device as desired. For example, in various embodiments, the pitch of a triangular channel array can be further multiplied so that six triangular channels can be formed from each lithographic line pattern element. Referring to FIG. 8, a patterned mask 830 having a CD of about 50 nm can be formed. The line patterns of the patterned mask can be separated from each other by about 10 nm. After formation of a first plurality of sloped walls by etching to form structures 821, oxide layers 840 can be formed on the first plurality of sloped sidewalls and a width of patterned mask 830 can be reduced to about 30 nm to form patterned mask 831 as shown in FIG. 8B. A second etch can be performed to form a second plurality of sloped sidewalls. The second plurality of sloped sidewalls, with the first plurality of sloped sidewalls, can form triangular structures 825 and structures 822. Referring to FIG. 8C, oxide layers 840 can be formed on the second plurality of sloped sidewalls and the width of patterned mask 831 can be reduced to about 10 nm to form patterned mask 832. A third etch can be performed to form a third plurality of sloped sidewalls. The third plurality of sloped sidewalls, with the first plurality of sloped sidewalls and the second plurality of sloped sidewalls, can form triangular structures 825 and structures 823. 5 10 15 20 25 Oxide layers 840 can be formed on the third plurality of sloped sidewalls and patterned mask 832 can then be removed, as shown in FIG. 8D. A fourth etch can be performed to form a fourth plurality of sloped sidewalls. The fourth plurality of sloped sidewalls, with the first plurality of sloped sidewalls, the second plurality of sloped sidewalls, and the third plurality of sloped sidewalls, can form triangular structures 825. In an example embodiment, triangular structures 825 can form a triangular wire channel array with each triangular wire channel having a base of about 10 nm and base angles of about 54.7°. One of skill in the are will understand that the pitch of the triangular wire channel array can be further multiplied by, for example, increasing the CD of each of the lithographic line pattern elements and performing additional steps of reducing the width of the lithographic line pattern elements, forming additional sloped sidewalls, and forming oxide layers on the sloped sidewalls. Other embodiments of the invention will be apparent to those skilled in the art from consideration of the specification and practice of the invention disclosed herein. ### **CLAIMS** 1. A method of forming a semiconductor device comprising: forming a patterned mask layer on a first layer, wherein the patterned mask layer has a first line width; etching the first layer to form a first plurality of sloped sidewalls; removing a portion of the patterned mask so that the patterned mask layer has a second line width less than the first line width; etching the first layer to form a second plurality of sloped sidewalls; removing the patterned mask layer; and etching the first layer to form a third plurality of sloped sidewalls, wherein the first plurality of sloped sidewalls, the second plurality of sloped sidewalls, and the third plurality of sloped sidewalls form an array of triangular channels. - 2. The method of claim 1, further comprising forming an oxide layer on the first plurality of sloped sidewalls after the step of etching the first layer to form a first plurality of sloped sidewalls. - 3. The method of claim 1 or 2, further comprising forming an oxide layer on the second plurality of sloped sidewalls. - 4. The method of any of claims 1 3, wherein etching the first layer to form the first plurality of sloped sidewalls exposes (111) planes of the first layer. - 5. The method of any of claims 1 4, wherein etching the first layer comprises anisotropically etching the first layer using an etchant comprising tetramethylammonium-hydroxide. - 6. The method of any of claims 1 5, wherein removing a portion of the patterned mask layer comprises at least one of isotropically etching with an etchant comprising phosphoric acid, plasma etching, and reactive ion etching. - 7. A semiconductor device comprising: - a first layer; and - a plurality of triangular channels disposed on the first layer, wherein a pitch of the plurality of triangular channels is less than a critical dimension (CD). - 8. The semiconductor device of claim 7, wherein the first layer is at least one of a buried oxide layer and a silicon layer. ### T37897WO 9. The semiconductor device of claim 7 or 8, wherein a channel width of each of the plurality of triangular channels is 15 nm or less. - 10. The semiconductor device of any of claims 7 9, wherein the pitch of the plurality of triangular channels is CD/2 or less. - 11. The semiconductor device of any of claims 7 10, wherein a gate length is about 30 nm or less and a drain induced barrier lowering (DIBL) is 50 mV/V or less. - 12. The semiconductor device of any of claims 7 -11, wherein a subthreshold swing is 70 mV/dec or less. - 13. The semiconductor device of any of claims 7 12, wherein each of the plurality of triangular channels has a height of 15 nm or less. - 14. The semiconductor device of any of claims 7 -13, wherein the semiconductor device is one of a double gate metal-oxide-semiconductor field effect transistor (MOSFET) and a junction field effect transistor (JFET). 1/4 2/4