## SPRUSON & FERGUSON Australia Australian Patent Application No. 63837/94 Patents Act 1990 ## NOTICE OF ENTITLEMENT MARK HEDDLE ASHWORTH of JONHIG LIMITED of 27 Leadenhall Street, London EC3A lAA England formerly of 25 Old Broad Street, London EC2 being authorised by the Applicant(s)/Nominated Person(s) in respect of an application entitled: READING DATA FROM A SMART CARD state the following:- I. 1. The Applicant(s)/Nominated Person(s) has/have, for the following reasons, gained entitlement from the actual inventor(s):- The Applicant/Nominated Person is the assignee of the actual inventor. - 2a.\* The Applicant(s)/Nominated Person(s) is/&& the applicant(s) of the of the basic application(s) listed \*\* on the Putent Request\*\* in the Declaration under Article 8 of the PCT. - 2b.\* The Applicants Khaminuted Lusson(a) is in a global sound and the luster application of the luster and - 3.\* The basic application(s) listed \*on-the Patent-Request/ \*in the Declaration under Article 8 of the PCT is/are the application(s) first made in a Convention Country in respect of the invention. - 4a.\* ፕሎፖላንክክናልክ(S)የፕሪክክነልነፍሽ የፋንቆክ(S)ሃንኝነለርላ ዙሪኒውያኔኝ ዘንሻ ይግብላኒውያን ችንጻ ይገንት በት ድርስ ይገን የተመሰረ ነው። , of ላይ ያለው የሚያለው የሚያለ DATED this 20 day of J-D 19 9 (Signature) MATCH HEDDLE ASHTVORUTH (Name & Title) DIRECTOR & SECREMARY \* Delete if not applicable. 288980 mete-cos: . 62441 AU9463837 # (12) PATENT ABRIDGMENT (11) Document No. AU-B-63837/94 (19) AUSTRALIAN PATENT OFFICE (10) Acceptance No. 666269 (54) Title READING DATA FROM A SMART CARD International Patent Classification(s) (51)<sup>5</sup> G06K 007/06 (21) Application No.: 63837/94 (22) Application Date: 05.04.94 (87) PCT Publication Number: WO94/23399 (30) Priority Data (31) Number (32) 9306805 (32) Date 01.04.93 (33) Country GB UNITED KINGDOM (43) Publication Date: 24.10.94 (44) Publication Date of Accepted Application: 01.02.96 (71) Applicant(s) JONHIG LIMITED (72) Inventor(s) DAVID EVERETT (74) Attorney or Agent SPRUSON & FERGUSON, GPO Box 3898, SYDNEY NSW 2001 (56) Prior Art Documents AU 10311/95 G06K 7/06 7/08 AU 46167/93 G06K 7/06 H01R 9/09 13/703 US 5034596 (57) Claim 1. A method of reading data from a smart card, the smart card having a microprocessor and a memory holding use-variable data, the method consisting in coupling a reader to the card to establish a data transmission path between the reader and the card, accessing required use-variable data in said memory and incorporating said accessed data as part of an answer-to-reset signal transmitted from the card to the reader. AU9463837 IV (51) International Patent Classification 5: G07F 7/08, G06K 7/06 (11) International Publication Number: WO 94/23399 (43) 1- (43) International Publication Date: 13 October 1994 (13.10.94) (21) International Application Number: PCT/GB94/00715 Al (22) International Filing Date: 5 April 1994 (05.04.94) (30) Priority Data: 9306805.4 l April 1993 (01.04.93) GB (71) Applicant (for all designated States except US): JONHIG LIMITED [GB/GB]; 20 Old Broad Street, London EC2 (GB) (72) Inventor; and (75) Inventor/Applicant (for US only): EVERETT, David [GB/GB]; 31 Ashdown Avenue, Brighton BN2 8AH (GB). (74) Agent: SMITH, Martin, Stanley; Stevens, Hewlett & Perkins, 1 St Augustine's Place, Bristol BS1 4UD (GB). (81) Designated States: AT, AU, BB, BG, BR, BY, CA, CH, CN, CZ, DE, DK, ES, FI, GB, HU, JP, KP, KR, KZ, LK, LU, LV, MG, MN, MW, NL, NO, NZ, PL, PT, RO, RU, SD, SE, SK, UA, US, UZ, VN, European patent (AT, BE, CH, DE, DK, ES, FR, GB, GR, IE, IT, LU, MC, NL, PT, SE), OAPI patent (BF, BJ, CF, CG, CI, CM, GA, GN, ML, MR, NE, SN, TD, TG). #### Published With international search report. Before the expiration of the time limit for amending the claims and to be republished in the event of the receipt of amendments. 666269 ## (54) Title: READING DATA FROM A SMART CARD #### (57) Abstract A method of reading use-variable data from a smart card (1) includes selected data in the answer-to-reset signal sent from the card in response to a reset signal sent from a card reader (4). In this way a reader can be employed with inexpensive components and limited processing power since full implementation of a communication protocol is not required. An inexpensive key-fob (3) is provided for reading the value balance (7) of an electronic purse card, for example. #### READING DATA FROM A SMART CARD The invention relates to data reading from a smart card. A smart card, otherwise known as an 5 integrated circuit card, is a card carrying a microprocessor, memory, and an interface for electrical coupling to read/write devices. Preferably the memory is non-volatile, by which is meant memory 10 which retains information in the absence of electrical Typically, memories used in smart cards are of the Electronic Erasable Programmable Read Only Memory Such cards may be used for many (EEPROM) type. purposes, such as for carrying personal information, perhaps for example medical information or for 15 personal identification purposes. Alternatively, such cards may be used as bank cards or payment cards. application for smart cards to which the present invention is particularly, but not exclusively, applicable is as electronic purses. Electronic purses 20 hold value data which may be uploaded and downloaded by communication with a bank or other financial institution. Value may be exchanged between electronic purses which are coupled by a data link. Thus purchases may be made, using the value data as 25 "electronic cash". Smart cards can carry an appreciable amount of information in a secure manner. Data in the card may include fixed data set at canufacture, such as a card serial number or the like. However this fixed data is not of interest to users. 30 The card is used to input, store and output variable data. Although some of this data may in practice not be changed after first being input, it is different from data fixed by the manufacturer of the card and is use-variable data. More usually, use-variable data is 35 10 15 20 25 30 35 data changed regularly in the normal use of the card. Smart card use-variable data is read to and from the card serially via the contacts using an established protocol. The read protocol as exemplified in ISO protocol 7816 which requires that when coupling is established between a reader and the card, the reader applies power and clock and reset signals to the card microprocessor. Then, an Answer to Reset (ATR) sequence of data bytes is transmitted from card to reader. Thereafter the card may be interrogated by the reader to transmit demanded use-variable data. This requires a reader of relative sophistication and expense. There is a requirement for an inexpensive reader to allow display or use of selected use-variable data from the card. The use-variable data to be read will vary from application to application. In a medical or diary card it may be the details of a next appointment; in a security card it may be a security code to gain access via a lock-release reader; and in an electronic purse it may be the value of the balance remaining. The present invention seeks to provide a system which allows the provision of an inexpensive smart card reader. According to one aspect of the invention there is provided a method of reading data from a smart card, the smart card having a microprocessor and a memory holding use-variable data, the method consisting in coupling a reader to the card to establish a data transmission path between the reader and the card, accessing required use-variable data in said memory and incorporating said accessed data as part of an answer-to-reset signal transmitted from the card to the reader. 10 15 20 25 30 35 In this way data required to be read can be transmitted to the reader in the ATR sequence and the reader does not require the capacity for full protocol-regulated card interrogation as is conventional. The reader can thus be simple and inexpensive. In the ISO standard 7816 the ATR sequence may include "historical bytes". These are generally provided for the convenience of the card manufacturer to represent a card identifier for example. Preferably, in the present invention, at least some of the "historical bytes" of the ATR are used to convey the required data. The reset signal is conveniently initiated in the reader automatically in response to coupling being made with a card, and the card automatically responds with the Answer to Reset sequence. A modification envisaged is that the data included in the ATR sequence may be sequentially changed on each reading. Thus, for example, the data read from an electronic purse may alternate between the balance and details of the last transaction. If a third or other items of information are to be included the data read will step one step around the required sequence each time the card is applied to a reader. This may be accomplished by providing a sequence of data addresses in the EEPROM and arranging that each time the ATR sequence is sent an address sequence so that on the next reading data from the next address is sent in the ATR sequence. According to another aspect of the invention there is provided a reader adapted to read data from a smart card in accordance with the above-described method, the reader comprising a battery, an inter- 10 15 20 25 face arrangement for coupling to a smart card, and circuit means effective to interpret a specific part of any answer-to-reset signals received via the interface to derive use-variable data included therein. The circuit means may be a dedicated integrated circuit incorporating, by virtue of its structure, logic appropriate for the interpretation of the answer-to-reset signals. Alternatively, the circuit means may comprise a general-purpose microprocessor and a memory including a program to control the microprocessor. The reader may be incorporated in a small handheld unit smaller than the smart card and a key-fob is envisaged, for example. A slot to accept a contact portion of the card is provided and need be large enough to accept only a side region or corner region of the card, for example. According to another aspect of the invention there is provided a smart card adapted to have data read in accordance with the above-described method, the card having a microprocessor and a memory, a memory region holding use-variable data, and a memory region holding an operating program, the operating program being effective to include, in answer-to-reset signals generated by the card, specific use-variable data accessed from the memory. The invention will be further described with reference to the accompanying drawings, of which:- 30 Figure 1 is a perspective view of a smart card and a smart card reader in accordance with the invention; Figure 2 is a plan view of the reader of Figure 1 35 with the card inserted; 10 15 20 25 30 35 Figure 3 is a timing diagram illustrating the timing of the reset and answer-to-reset sequence employed in the reader and card of Figures 1 and 2; Figure 4 is a diagram of a conventional answer-to-reset signal; Figure 5 is a block diagram of the electronic components of the reader and card; Figure 6 is a flow chart for the programs in the reader and card; and Figure 7 is a flow chart illustrating a modification for enabling sequentially different read-outs from the card. Referring to Figure 1 there is shown a smart card 1 which constitutes an electronic purse in a value transfer system. The card is of credit card size and has an internal microprocessor and Electronic Erasable Programmable Read Only Memory (EEPROM) which retains data in a non-volatile manner. A contact pad 2 of eight contacts 2a to 2h on the surface of the card allows connection to reader/writer units. card may be loaded with data representing value from a reader/writer coupled to the user's bank. Purchases may then be made off-line from the bank by transferring value data to a trader's electronic purse by means of a point of sale reader/writer. Ultimately the trader may transfer accumulated value to his own bank from his electronic purse. Conventionally, communication for data transfer via a reader/writer is serial communication established by way of a pair of contacts in the contact pad 2 under a certain protocol. An example of such a protocol is known under the designation ISO/IEC 7816, which will be referred to hereinafter as "the protocol". Implementation of the full protocol requires a degree of sophistication in the 10 15 20 25 30 reader/writer microprocessor and program which renders such reader/writers relatively expensive. There is a requirement for a small and inexpensive device which can read and use (typically but not necessarily for display) certain data from the card. Figure 1 shows such a device as a key-fob reader The reader has a body 4 with a hole 5 near one end for attachment to a key-ring. The other end of the reader has a slot 6 for the insertion of a card such as card 3. The reader with the card inserted is shown in Figure 2. Within the reader are spring loaded contacts which couple with respective contacts on pad 2 when the card is fully inserted. The simple act of insertion of the card into the slot 6 effects connection between the respective card and reader contacts. This causes power to be applied to the card from a battery in the reader. Then a reset signal is sent from the reader to the card and an answer-toreset (ART) signal is sent from the card to the The ATR signal, in accordance with the reader. invention, includes particular variable information derived from the card EEPROM. In this example the information is the balance of the value data in the The automatic read procedure concludes with interpretation in the reader, of the transmitted balance value data and display of the balance on a liquid crystal display (LCD) 7. Referring to Figure 3 there is shown a diagram illustrating the timing of the reset and answer-to-reset signals in accordance with the ISO protocol. Six of the eight contacts 2(a) to 2(h) are used and the signals on these are:- - 2(a) GND (ground) - 35 2(b) VCC (supply voltage) - 2(c) VPP (programming voltage) - 2(d) RST (reset signal) - 2(e) CLK (clock signal) - 2(f) I/O (data input/output) 10 15 20 25 30 35 When the smart card is inserted into the reader its presence is detected by the reader hardware and the microprocessor within the reader is powered on. The software controlling the reader microprocessor checks that the smart card is still inserted and applies power to the lines VCC and VPP and, (at time t2) the I/O line is set to a state suitable for transfer of data. The reset line RST is held low for 4000 clock cycles (t3) from t0. Thereafter an answer-to-reset (ATR) serial signal is initiated from the card under control of its microprocessor between 400 and 4000 clock cycles (t1). Figure 4 illustrates the nature of the ATR Conventionally the ATR signal comprises a number of serial eight-bit bytes. The first byte B1 is an initial character. The second byte B2 is a format character. There follows a number of optional interface characters B3 to BI; up to fifteen optional historical characters BH to BN and a conditional check The total number of characters after character BC. the initial character cannot exceed 32. historical characters are often used by the card manufacturer to convey specific card identification information such as manufacturing serial number. the present embodiment of the invention the last eight bytes of the historical character block are filled with card value balance information. Thus, this is transmitted automatically to the reader on application of the card. 5 10 15 20 25 30 35 Referring now to Figure 5 the electronic components of the reader and card are illustrated schematically. Although illustrated separately in the drawing, it is to be understood that most, if not all, of the electronic components described are embodied in a single integrated circuit chip. The spring contacts of the reader 3 are shown as a pad 10. This makes contact when the card is inserted with contact pad 2 on the card. Contacts on pad 10 are connected to a battery 11, a clock 12 and a serial interface 13. When the card is inserted power is taken for the card via the contact pads. A power drain detector 14 thus detects the insertion of the card and responds to apply power to the serial interface 13, the clock 12, a microprocessor 15 and a display driver 16. Microprocessor 15 uses random access memory (RAM) 15a. On being powered up the microprocessor responds to a boot-up program in a read only memory (ROM) and transmits the clock and reset signals described with reference to Figure 3. The card has a serial interface 17 connected to the pad 2, a microprocessor 18 and an EEPROM 19. Microprocessor 18 uses random access memory (RAM) 18a. The EEPROM has a program section P which detects the end of the reset signal and then controls the interface, via the microprocessor, to transmit the ATR signal. The final eight bytes of the ATR signal are derived from information contained in the EEPROM. An address pointer region 19a of the EEPROM contains an address pointer which is the address of a balance region 19b of the memory. The balance region contains the current value balance of the card. Thus, in response to the reset signal the microprocessor 18 reads the address pointer at 19a, then the contents of region 19b and constructs the last eight bytes of the ATR signal to include the balance information. 5 10 15 20 25 30 35 The ATR signal is transmitted via interface 17 and interface 13 to be processed by the microprocessor 15. The program which drives microprocessor 15 decodes the value signal derived from interface 13 and applies the result to display driver 16 whereby the value is displayed on the LCD 7. Referring now to Figure 6 there is shown a flow diagram for the programs driving the microprocessors 15 and 18. Figure 6(a) shows the reader program for processor 15. On power up at 21 the clock and reset signals are sent. At 22 there is a test to determine whether the ATR signal has been received within the permitted time slot. If NO, the reader is closed down. If YES, then the ATR is decoded at 23 to derive the balance value. At 24 there is a test to determine if the decoded information is meaningful. If NO an error message is constructed at 25 and displayed. If NO then at 26 the balance value is formatted for display and displayed. After a period of 3 seconds at 27 the reader is shut down. In the card (Figure 6(b)) there is a test at 28 to determine whether the reset signal has terminated. If NO, then the system waits. If YES, then at 29 the address pointer at 19a (Figure 5) is read. Then the data at the designated address 19b is read at 30. Then the value balance data thus read is encoded at 31 into the ATR which is then sent at 32. Referring now to Figure 7 there is shown a modification to the flow chart for the card. After step 32 when the ATR signal is sent the system writes, at 33, a new pointer address to 19a (Figure 5). This new address is derived as the next in cyclic sequence of addresses, the sequence being stored in the EEPROM. This means that next time the card is powered up a new 5 10 15 20 25 30 35 -10- address pointer will be read which will result in data from a different address being encoded into the ATR. The sequence of addresses is selected so that different required information is displayed on the reader each time the card is inserted. Thus, there may be two, three, four or more pieces of information displayed by the reader in turn each time the card is removed and inserted. Examples of other read-outs in the electronic purse embodiment is given the amount of the last transaction or the amount last drawn down from or refunded to the bank. It is important to note that if the protocol is followed exactly, then the card will be held in a reset state for 40,000 clock cycles, and must commence a further transmission of the ATR bytes within a further 40,000 clock cycles. The commonly used clock speed is 3.57 MHz, therefore, each of these figures corresponds to 11 milliseconds. The maximum length of the ATR is 32 bytes, which takes about 35 milliseconds to be transmitted at 9600 bps. Therefore power is only ever applied to the card by the reader for a maximum duration of 11+11+35=57 milliseconds. It will be seen that the reader requires only information which is transmitted as part of the ATR bytes emitted by the card at power on. Therefore there is no need to send a command requesting the current balance to the card, and no corresponding need for a communications protocol to be used during data transmission. As the card has no knowledge of absolute time, it can be operated at very low clock speeds to obtain the ATR. All of these factors make the design of the reader very simple, and achievable with a very low cost microprocessor or appropriate logic, thus producing a very low cost design. As the card need only be powered on for a very short period of time for each balance display the demands on the battery are minimal. The invention is not restricted to the details of the above-described embodiment. For example, other parts of the ATR signal may be used to convey the required use-variable data, perhaps different or fewer or greater bytes of the historic bytes portion, or perhaps bytes other than the in-store bytes. Instead of incorporating a general purpose microprocessor and program memory, the reader may incorporate a specifically designed logic arrangement as an array of interconnected gates and associated circuit components designed as an application specific integrated circuit, for example. The reader may take other forms and may be incorporated in a security device such as a lock which may be released on receipt of appropriate data transmitted in this way from a smart access card. Display of the information may not be necessary or even desirable in such situations. Coupling between card and reader may be other than by electrical contacts. Proposals exist, for example, to couple cards and readers by induction, radio or microwaves, and acoustic or infra-red optical interfaces. The invention is applicable to any method of coupling. The address pointer may be re-written even if only one type of use-variable data is to be accessed since, depending on the use of the card, the same data (for example value balance) may be written at various places in the memory from time to time. Finally, although EEPROM is currently favoured as memory for this purpose, other kinds of memory may be used. 30 5 10 15 20 25 #### CLAIMS - 1. A method of reading data from a smart card, the smart card having a microprocessor and a memory holding use-variable data, the method consisting in coupling a reader to the card to establish a data transmission path between the reader and the card, accessing required use-variable data in said memory and incorporating said accessed data as part of an answer-to-reset signal transmitted from the card to the reader. - 2. A method of reading data from a smart card as claimed in Claim 1 wherein the format of the answer-to-reset signal is in accordance with the ISO/IEC 7816 protocol and includes historic bytes, the said accessed data being incorporated as historic bytes. - 3. A method of reading data from a smart card as claimed in either of the preceding claims wherein the memory holds an address pointer which designates the memory address of the data to be accessed, the address pointer being read as a preliminary to accessing maid data. - 4. A method of reading data from a smart card as claimed in Claim 3 wherein the address of the data to be accessed varies and the address pointer is rewritten accordingly. - 5. A method of reading data from a smart card as claimed in Claim 4 wherein the address pointer is rewritten on each reading of data in a cyclic fashion so as to step around a predetermined cyclic pattern, whereby predetermined different sets of data are read in succession in successive uses of the reader. - 35 6. A method of reading data from a smart card as claimed in any of the precedin claims including the steps of coupling of the card with the reader, automatically sending a reset signal from the reader to the card on such detection, automatically sending said answer-to-reset signal from the card to the reader in response to the reset signal, automatically interpreting the use-variable data in the answer-toreset signal and using the interpreted data. - A method of reading data from a smart card as claimed in Claim 6 wherein there is a display in the reader and the interpreted data is used by activating the display to display the data. - A reader adapted to read data from a smart card in accordance with the method of any of Claims 1-7, - the reader comprising a battery, an interface arrange-15 ment for coupling to a smart card and circuit means effective to interpret a specific part of any answerto-reset signals received via the interface to derive use-variable data included therein. - A reader as claimed in Claim 8 wherein the 20 circuit means comprises a microprocessor and memory which includes a program effective to control the microprocessor to effect said interpretation. - A reader as claimed in Claim 9 including detector means responsive to the coupling of a smart card with 25 the reader and means responsive to the detector means to power up the reader microprocessor or said coupling, the microprocessor being otherwise powered down to conserve battery life. - A reader as claimed in Claims 8 to 10 which 30 operates under the ISO 7816 protocol at least insofar as the format of the answer-to-receive signal is concerned, said signal thus having historic bytes and said use-variable data being incorporated in the - historic bytes. 35 5 10 - 12. A reader as claimed in any of the Claims 8 to 11 which includes a display for displaying the use-variable data read from the card. - 13. A reader as claimed in any of Claims 8 to 12 which is smaller than the smart card, the smart card being of credit card size, and said reader having a slot and within the slot a set of spring contacts, the slot accepting a portion of a smart card whereby electrical contact is established between smart card contacts on a contact pad on the card and said spring contacts. - 14. A smart card adapted to have data read in accordance with the method claimed in any of Claims 1 to 7, the card having a microprocessor and a memory, a memory region holding use-variable data, and a memory region holding an operating program, the operating program being effective to include, in answer-to-reset signals generated by the card, specific use-variable data accessed from the memory. - 15. A smart card as claimed in Claim 14 wherein the memory includes an address pointer which holds the address of data to be accessed for inclusion in the answer-to-reset signal. 20 25 30 - 16. A smart card as claimed in Claim 15 wherein the program is effective to control the microprocessor to re-write the address pointer on each reading of data in a cyclic fashion so as to step around a predetermined cyclic pattern, whereby predetermined different sets of data are read in succession in successive uses of a reader. - 17. A smart card as claimed in any of Claims 14 to 16 which is an electronic purse in a value transfer system, the said use-variable data being the balance of value data on the card. - 18. A method of reading data from a smart card substantially as hereinbefore described with reference to Figs. 1 to 7 of the accompanying drawings. - 19. A reader adapted to read data from a smart card as hereinbefore described with reference to Figs. 1 to 7 of the accompanying drawings. DATED this Twenty-third Day of November 1995 **Jonhig Limited** Patent Attorneys for the Applicant SPRUSON & FERGUSON In:\libe|00382:CBM 1/5 63837/94 Fig. 3 Fig. 4 Fig. 5 Fig. 7 ### INTERNATIONAL SEARCH REPORT Internal Application No PCT/GB 94/00715 A. CLASSIFICATION OF SUBJECT MATTER IPC 5 G07F7/08 G06K7/06 According to International Patent Classification (IPC) or to both national classification and IPC #### B. FIELDS SEARCHED Minimum documentation searched (classification system followed by classification symbols) IPC $\frac{1}{2}$ G07F G06K Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched Electronic data base consulted during the international search (name of data base and, where practical, search terms used) | Category • | Citation of document, with indication, where appropriate, of the relevant passages | Relevant to claim No. | |------------|------------------------------------------------------------------------------------|-----------------------| | Y | US,A,5 034 596 (Y. UTSUNOMIYA) 23 July<br>1991 | 1,8,14 | | A | see column 3, line 43 - column 4, line 40; figures | 2,6,7,<br>9-12 | | Y | US,A,4 870 604 (H. TATSUNO) 26 September<br>1989 | 1,8,14 | | A | see the whole document | 7,9,12,<br>17 | | A | GB,A,2 189 741 (R.C.D. VINT) 4 November 1987 see the whole document | 1,7-10,<br>12-14 | | | | | | | | | | | | | | * Special categories of cited documents: A document defining the general state of the art which is not considered to be of particular relevance E earlier document but published on or after the international filing date L document which may throw doubts on priority claim(s) or which is cited to establish the publication date of another citation or other special reason (as specified) O document referring to an oral disclosure, use, exhibition or other means P document published prior to the international filing date but later than the priority date claimed | "T' later document published after the international filing date or priority date and not in conflict with the application but cited to understand the principle or theory underlying the invention "X' document of particular relevance; the claimed invention cannot be considered novel or cannot be considered to involve an inventive step when the document is taken alone "Y' document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document is combined with one or more other such documents, such combined with one or more other such documents, such combination being obvious to a person skilled in the art. "&' document member of the same patent family | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Date of the actual completion of the international search | Date of mailing of the international search report | | 21 July 1994 | 2 5. 08, 94 | | Name and mailing address of the ISA European Patent Office, P.B. 5818 Patentiaan 2 NL - 2280 HV Rijswijk Tel. (+ 31-70) 340-2040, Tx. 31 651 epo nl, Fax (+ 31-70) 340-3016 | Authorized officer David, J | Further documents are listed in the continuation of box C. Patent family members are listed in annex. ## INTERNATIONAL SEARCH REPORT Internat Application No PCT/GB 94/00715 | Casegory* Citation of document, with indication, where appropriate, of the relevant passages A | Relevant to claim No. | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--| | January 1986 see abstract; claims; figures 6,7 see page 12, line 5 - page 18, line 10 GB,A,2 258 748 (J.W. HALPERN) 17 February 1993 US,A,4 797 542 (K. HARA) 10 January 1989 US,A,4 794 236 (S. KAWANA) 27 December 1988 | | | | see page 12, line 5 - page 18, line 10 GB,A,2 258 748 (J.W. HALPERN) 17 February 1993 US,A,4 797 542 (K. HARA) 10 January 1989 US,A,4 794 236 (S. KAWANA) 27 December 1988 | 2, | | | US,A,4 797 542 (K. HARA) 10 January 1989 US,A,4 794 236 (S. KAWANA) 27 December 1988 | | | | US,A,4 794 236 (S. KAWANA) 27 December 1988 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # INTERNATIONAL SEARCH REPORT i. amation on patent family members Internat 1 Application No PCT/GB 94/00715 | Patent document cited in search report | Publication<br>date | Patent family<br>member(s) | Publication<br>date | |----------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------| | US-A-5034596 | 23-07-91 | JP-A- 1279386 | 09-11-89 | | US-A-4870604 | 26-09-89 | JP-C- 1755580<br>JP-B- 4042683<br>JP-A- 62267814<br>JP-A- 62270094<br>FR-A- 2598837 | 23-04-93<br>14-07-92<br>20-11-87<br>24-11-87<br>20-11-87 | | GB-A-2189741 | 04-11-87 | NONE | | | EP-A-0168836 | 22-01-86 | JP-C- 1734655<br>JP-B- 4017475<br>JP-A- 61029985<br>JP-C- 1734657<br>JP-B- 4017476<br>JP-A- 61034686<br>US-A- 4746787 | 17-02-93<br>26-03-92<br>12-02-86<br>17-02-93<br>26-03-92<br>18-02-86<br>24-05-88 | | GB-A-2258748 | 17-02-93 | NONE | | | US-A-4797542 | 10-01-89 | JP-A- 62179994 | 07-08-87 | | US-A-4794236 | 27-12-88 | JP-A- 62102379<br>JP-A- 62102382<br>EP-A,B 0220703 | 12-05-87<br>12-05-87<br>06-05-87 |