Title: NON-VOLATILE MEMORY AND METHOD WITH EVEN/ODD COMBINED INTERLEAVED BLOCK DECODING WITH ADAPTED WORD LINE ACTIVATION CIRCUITRY

Abstract: A nonvolatile memory array is organized into a plurality of interleave even and odd blocks. When a block is selected for operation, a set of word line voltages are delivered to the block of word lines by space-efficient decoding circuits and scheme. The plurality of blocks is organized into an array of pairs of adjacent odd and even blocks. A first voltage bus allows all even blocks access to the set of word line voltages. A second voltage bus allows odd blocks access to the set of word line voltages. A decoder for selection is provided for each pair of adjacent even and odd blocks. Selecting a block is effected by selecting the pair of adjacent even and odd blocks containing the selected block, and supplying the set of word line voltages only to the selected block, which is one of the even or odd block in the selected pair.

FIG. 6
SM, TR), OAPI (BF, BJ, CF, CG, CI, CM, GA, GN, GQ), GW, ML, MR, NE, SN, TD, TG).  Published: — with international search report (Art. 21(3))
NON-VOLATILE MEMORY AND METHOD WITH EVEN/ODD COMBINED INTERLEAVED BLOCK
DECODING WITH ADAPTED WORD LINE ACTIVATION CIRCUITRY

FIELD OF THE INVENTION

[0001] This invention relates generally to non-volatile semiconductor memory such as electrically erasable programmable read-only memory (EEPROM) and flash EEPROM, and specifically to efficient implementation of row decoders for the memory array.

BACKGROUND OF THE INVENTION

[0002] Solid-state memory capable of nonvolatile storage of charge, particularly in the form of EEPROM and flash EEPROM packaged as a small form factor card, has recently become the storage of choice in a variety of mobile and handheld devices, notably information appliances and consumer electronics products. Unlike RAM (random access memory) that is also solid-state memory, flash memory is non-volatile, and retaining its stored data even after power is turned off. Also, unlike ROM (read only memory), flash memory is rewritable similar to a disk storage device. In spite of the higher cost, flash memory is increasingly being used in mass storage applications. Conventional mass storage, based on rotating magnetic medium such as hard drives and floppy disks, is unsuitable for the mobile and handheld environment. This is because disk drives tend to be bulky, are prone to mechanical failure and have high latency and high power requirements. These undesirable attributes make disk-based storage impractical in most mobile and portable applications. On the other hand, flash memory, both embedded and in the form of a removable card are ideally suited in the mobile and handheld environment because of its small size, low power consumption, high speed and high reliability features.

[0003] Flash EEPROM is similar to EEPROM (electrically erasable and programmable read-only memory) in that it is a non-volatile memory that can be erased and have new data written or "programmed" into their memory cells. Both utilize a floating (unconnected) conductive gate, in a field effect transistor structure, positioned over a channel region in a semiconductor substrate, between source and drain regions. A control gate is then provided over the floating gate. The threshold
voltage characteristic of the transistor is controlled by the amount of charge that is retained on the floating gate. That is, for a given level of charge on the floating gate, there is a corresponding voltage (threshold) that must be applied to the control gate before the transistor is turned "on" to permit conduction between its source and drain regions. In particular, flash memory such as Flash EEPROM allows entire blocks of memory cells to be erased at the same time.

[0004] The floating gate can hold a range of charges and therefore can be programmed to any threshold voltage level within a threshold voltage window. The size of the threshold voltage window is delimited by the minimum and maximum threshold levels of the device, which in turn correspond to the range of the charges that can be programmed onto the floating gate. The threshold window generally depends on the memory device's characteristics, operating conditions and history. Each distinct, resolvable threshold voltage level range within the window may, in principle, be used to designate a definite memory state of the cell.

[0005] It is common in current commercial products for each storage element of a flash EEPROM array to store a single bit of data by operating in a binary mode, where two ranges of threshold levels of the storage element transistors are defined as storage levels. The threshold levels of transistors correspond to ranges of charge levels stored on their storage elements. In addition to shrinking the size of the memory arrays, the trend is to further increase the density of data storage of such memory arrays by storing more than one bit of data in each storage element transistor. This is accomplished by defining more than two threshold levels as storage states for each storage element transistor, four such states (2 bits of data per storage element) now being included in commercial products. More storage states, such as 16 states per storage element, are also being implemented. Each storage element memory transistor has a certain total range (window) of threshold voltages in which it may practically be operated, and that range is divided into the number of states defined for it plus margins between the states to allow for them to be clearly differentiated from one another. Obviously, the more bits a memory cell is configured to store, the smaller is the margin of error it has to operate in.

[0006] The transistor serving as a memory cell is typically programmed to a
"programmed" state by one of two mechanisms. In "hot electron injection," a high voltage applied to the drain accelerates electrons across the substrate channel region. At the same time a high voltage applied to the control gate pulls the hot electrons through a thin gate dielectric onto the floating gate. In "tunneling injection," a high voltage is applied to the control gate relative to the substrate. In this way, electrons are pulled from the substrate to the intervening floating gate. While the term "program" has been used historically to describe writing to a memory by injecting electrons to an initially erased charge storage unit of the memory cell so as to alter the memory state, it has now been used interchangeable with more common terms such as "write" or "record."

[0007] The memory device may be erased by a number of mechanisms. For EEPROM, a memory cell is electrically erasable, by applying a high voltage to the substrate relative to the control gate so as to induce electrons in the floating gate to tunnel through a thin oxide to the substrate channel region (i.e., Fowler-Nordheim tunneling.) Typically, the EEPROM is erasable byte by byte. For flash EEPROM, the memory is electrically erasable either all at once or one or more minimum erasable blocks at a time, where a minimum erasable block may consist of one or more sectors and each sector may store 512 bytes or more of data.

[0008] The memory device typically comprises one or more memory chips that may be mounted on a card. Each memory chip comprises an array of memory cells supported by peripheral circuits such as decoders and erase, write and read circuits. The more sophisticated memory devices also come with a controller that performs intelligent and higher level memory operations and interfacing.

[0009] There are many commercially successful non-volatile solid-state memory devices being used today. These memory devices may be flash EEPROM or may employ other types of nonvolatile memory cells. Examples of flash memory and systems and methods of manufacturing them are given in United States patents nos. 5,070,032, 5,095,344, 5,315,541, 5,343,063, and 5,661,053, 5,313,421 and 6,222,762. In particular, flash memory devices with NAND string structures are described in United States patent nos. 5,570,315, 5,903,495, 6,046,935. Also nonvolatile memory devices are also manufactured from memory cells with a dielectric layer for storing
charge. Instead of the conductive floating gate elements described earlier, a dielectric layer is used. Such memory devices utilizing dielectric storage element have been described by Eitan et al., "NROM: A Novel Localized Trapping, 2-Bit Nonvolatile Memory Cell," IEEE Electron Device Letters, vol. 21, no. 11, November 2000, pp. 543-545. An ONO dielectric layer extends across the channel between source and drain diffusions. The charge for one data bit is localized in the dielectric layer adjacent to the drain, and the charge for the other data bit is localized in the dielectric layer adjacent to the source. For example, United States patents nos. 5,768,192 and 6,011,725 disclose a nonvolatile memory cell having a trapping dielectric sandwiched between two silicon dioxide layers. Multi-state data storage is implemented by separately reading the binary states of the spatially separated charge storage regions within the dielectric.

[0010] With flash memory, the memory cells are organized into an array of blocks where the cells in each block are typically erased together as a unit. With higher and higher memory density in each generation of memory chip, the number of blocks in a memory array is also increasing. Each block may be considered as a row in the array and there a row decoder is needed to address each block. Such a row decoder will also be referred to as a block decoder. As the number of blocks increases in a memory, so does the number of block decoders. However, the size of block decoders does not scale at the same rate as increase in memory cells. Increasingly, block decoders will occupy a larger portion of the peripheral circuits of the chip. Furthermore, the larger number of block decoders will also consume more current.

[0011] It is therefore desirable to reduce the overhead of a conventional block decoder and to reduce current consumption.

**SUMMARY AND OBJECTS OF THE INVENTION**

[0012] According to a primary aspect of the invention, a nonvolatile memory array is organized into a plurality of interleaving even and odd blocks. When a block is selected for operation, a set of word line voltages are delivered to the block of word lines by space-efficient decoding circuits and scheme. The plurality of blocks is organized into an array of pairs of adjacent odd and even blocks. A first voltage bus allows all even blocks access to the set of word line voltages. A second voltage bus...
allows all odd blocks access to the set of word line voltages. A block decoder for selection a pair of blocks is provided for each pair of adjacent even and odd blocks. Selecting a block is effected by selecting the pair of adjacent even and odd blocks containing the selected block, and supplying the set of word line voltages only to the selected block, which is one of the even or odd block in the selected pair.

[0013] According to another aspect of the invention, a method of operating a nonvolatile memory array includes organizing the array of memory cells into a plurality of blocks having interleaving even and odd blocks; each block having a block of word lines for accessing the each block of memory cells; providing a first voltage bus for all even blocks to access a set of word line voltages; providing a second voltage bus for all odd blocks to access the set of word line voltages; providing a block decoder for each pair of adjacent even and odd blocks among the plurality of blocks; transferring the set of word line voltages to a selected block of word lines by: putting the set of word line voltages on the first voltage bus or on the second voltage bus depending on whether the selected block of word lines is in an even block or in an odd block; and decoding a block decoder for a pair of adjacent even and odd blocks containing the selected block of word lines, the decoded block decoder enabling bus transfer of the first voltage bus to the even block of word lines in the selected pair of adjacent blocks and enabling bus transfer of the second voltage bus to the odd block of word lines in the selected pair of adjacent blocks.

[0014] The row or block decoders are implemented in circuit elements able to withstand the high voltages needed by the word lines. Consequently, they are necessarily of relatively large size. By decoding two blocks at a time, the number of decoding circuits is halved and space saving can be realized, although at the expense of doubling the number voltage buses. However, there is a net gain in saving space because the saving is gained with increasing number of blocks while the expense remains the same. Also, the doubling of the voltage buses will reduce by a half the junction capacitance on the word lines.

[0015] Additional objects, features and advantages of the present invention will be understood from the following description of its preferred embodiments, which description should be taken in conjunction with the accompanying drawings.
BRIEF DESCRIPTION OF THE DRAWINGS

[0016] FIG. 1 illustrates schematically a compact memory device which provides the context in which the present invention is implemented.

[0017] FIG. 2 illustrates schematically a string of memory cells organized into an NAND string.

[0018] FIG. 3 illustrates an example of an NAND array 300 of memory cells, constituted from NAND strings 50 such as that shown in FIG. 2.

[0019] FIG. 4 illustrates the NAND array of shown in FIG. 3 being organized into blocks.

[0020] FIG. 5 illustrates schematically a conventional block decoder for the word lines and control lines of a block such as block 280-i shown in FIG. 4.

[0021] FIG. 6 illustrates a block decoder architecture according to the present invention.

[0022] FIG. 7A illustrates in more detail the voltage conditions for the operation of the select lines SGS and SGD and the word lines WL for the selected and unselected blocks during program or read operations.

[0023] FIG. 7B is a table illustrating the operating voltages shown in FIG. 7A.

[0024] FIG. 8A illustrates in more detail the voltage conditions for the operation of the select lines SGS and SGD and the word lines WL for the selected and unselected blocks during erase operations.

[0025] FIG. 8B is a table illustrating the operating voltages shown in FIG. 8A.

[0026] FIG. 9 illustrates a conventional implementation in which there is an independent block decoder for each block.

[0027] FIG. 10 illustrates a preferred implementation of the even/odd combined block decoder for a pair of blocks similar to that shown in FIG. 6.
FIG. 11 illustrates an alternative preferred implementation of the even/odd combined block decoder in which each block has a dedicated bad block flag latch.

DESCRIPTION OF THE PREFERRED EMBODIMENTS

FIG. 1 illustrates schematically a compact memory device which provides the context in which the present invention is implemented. The memory device 100, usually in the form of a memory chip, includes a two-dimensional array of memory cells 300, control circuitry 210, and read/write circuits 270. The memory array 300 is addressable by word lines via a row decoder 230 and by bit lines via a column decoder 260. The read/write circuits 270 allow a page of memory cells to be read or programmed in parallel.

The control circuitry 210 cooperates with the read/write circuits 270 to perform memory operations on the memory array 300. It also interfaces with an external host or a memory controller to exchange. The control circuitry 210 includes a state machine 212, an on-chip address decoder 214 and a power control module 216. The state machine 212 provides chip level control of memory operations. The on-chip address decoder 214 provides an address interface between that used by the host or a memory controller to the hardware address used by the decoders 230 and 270. The power control module 216 controls the power and voltages supplied to the word lines and bit lines during memory operations.

If a preferred arrangement of the compact memory device shown in FIG. 1 has the various peripheral circuits implemented in a symmetric fashion on opposite sides of the array 300 so that access lines and circuitry on each side are reduced in half. Thus, the row decoder is split into top and bottom row decoders and the column decoder is split into top and bottom column decoders. Similarly, the read/write circuits are split into top and bottom read/write circuits (not shown).

FIG. 2 illustrates schematically a string of memory cells organized into an NAND string. An NAND string 50 comprises of a series of memory transistors M1, M2, ..., Mn (e.g., n=4, 8, 16 or higher) daisy-chained by their sources and drains. A pair of select transistors S1, S2 controls the memory transistors chain's connection to the external via the NAND string's source terminal 54 and drain terminal 56.
respectively. When the source select transistor \( S_I \) is turned on by a signal on the source select control gate 32, the source terminal is coupled to a source line (see FIG. 3). Similarly, when the drain select transistor \( S_2 \) is turned on by a signal on the drain select control gate 33, the drain terminal of the NAND string is coupled to a bit line of the memory array. Each memory transistor 10 in the chain acts as a memory cell. It has a charge storage element 20 to store a given amount of charge so as to represent an intended memory state. A control gate 30 of each memory transistor allows control over read and write operations.

[0033] When an addressed memory transistor 10 within an NAND string is read or is verified during programming, its control gate 30 is supplied with an appropriate voltage. At the same time, the rest of the non-addressed memory transistors in the NAND string 50 are fully turned on by application of sufficient voltage on their control gates. In this way, a conductive path is effective created from the source of the individual memory transistor to the source terminal 54 of the NAND string and likewise for the drain of the individual memory transistor to the drain terminal 56 of the cell. Memory devices with such NAND string structures are described in United States patent nos. 5,570,315, 5,903,495, 6,046,935.

[0034] FIG. 3 illustrates an example of an NAND array 300 of memory cells, constituted from NAND strings 50 such as that shown in FIG. 2. Along each column of NAND strings, a bit line such as bit line 36 is coupled to the drain terminal 56 of each NAND string. Along each bank of NAND strings, a source line such as source line 34 is coupled to the source terminals 54 of each NAND string. Also the control gates along a row of memory cells in a bank of NAND strings are connected to a word line such as word line 42. The control gates along a row of select transistors in a bank of NAND strings are connected to a select line such as select line 44. An entire row of memory cells in a bank of NAND strings can be addressed by appropriate voltages on the word lines and select lines of the bank of NAND strings. When a memory transistor within a NAND string is being read, the remaining memory transistors in the string are turned on hard via their associated word lines so that the current flowing through the string is essentially dependent upon the level of charge stored in the cell being read.
[0035] FIG. 4 illustrates the NAND array of shown in FIG. 3 being organized into blocks. In one embodiment, each block 280 is constituted from a row of NAND strings 50. Each NAND string is formed by daisy-chaining n memory cells and terminated by the source select transistor S1 at the source terminal 34 and the drain select transistor S2 at the drain terminal 36. A "page" such as the page 60, is a group of memory cells enabled to be sensed or programmed in parallel. In this example, the page is form by a row of m memory cells in the block. For example if there are 66 memory cells in each NAND string, then there are 66 pages in a block such as the block 280-i. The page is enabled by the control gates of the cells of the page connected in common to a word line 42 and each cell accessible by a sensing circuit in the read/write circuits 270(see FIG. 1) accessible via a bit line 36.

[0036] Referring also to FIG. 1, the row decoder 230 is responsible for delivering selected voltages from the power control circuit 216 to selected individual word lines and control lines for each of the blocks in the memory array 300 shown in FIG. 4.

[0037] FIG. 4 also shows a row decoder 230-i, which is part of the row decoder 230 shown in FIG. 1, for decoding the block 280-i. When decoding a block of memory cells, the row decoder will also be referred to as a block decoder, such as a block decoder 230-i. For example, when respectively sensing or programming the page of cells 60, the block 280 of NAND strings is accessed by asserting the signals SGS and SGD to turn on S1 and S2 respectively. A sensing voltage or a programming voltage is respectively applied to the common word line WL3 together with appropriate voltages on the bit lines. At the same time the unselected word lines WL0, WL1, WL2, WL4, WL5, …, WL65 will be biased at some predetermined voltage. Since word line voltages can be as high as 25V as compared to CMOS logic voltage of about (2-5V) the block decoder for each block of word lines is necessarily of large size to withstand the higher voltages.

[0038] FIG. 5 illustrates schematically a conventional block decoding scheme for an array of memory blocks. The blocks (BLK(0), BLK(l), …BLK(L-1), BLK(L) are grouped in pairs for convenience of comparison later. Within each block, such as block 280-i shown in FIG. 4, there is a block of n word lines 42 (WL0, WL1, …WLn-1). In the current example n=66 and there are 66 memory cells in series in
the NAND string, and the block of word lines would have 66 word lines (WLO, WL1, ..., WL65). Also there are 2 control lines (SGS and SGD) which are not shown explicitly in FIG. 5.

[0039] A high-voltage switch HVSW 410 is employed to switch a set of word line voltages VWL(0)-VWL(65) (or CGI) onto a voltage bus 411 to be accessed by the selected block of word lines WLO to WL65. A transfer gate TG 430 for each word line 42 connects between each word line 42 of the block and a corresponding bus line in the voltage bus 411. There is therefore a corresponding block of transfer gates TG 430 for the block of word lines. The block of transfer gates TG 430 is controlled by a control voltage output from a block decoder 420. When the individual transfer 430 gates have a control voltage sufficiently higher than the voltages from the voltage bus 411, the transfer gate is turned on and the set of word line voltages is passed onto the selected block of word lines WLO to WL65.

[0040] Each transfer gate 430 is controlled by a corresponding block decoder 420 comprising a logic circuit 422 whose output drives a level-shifter 424 to produce the sufficiently high control voltage.

[0041] In the current example, each block will have one block decoder 420 for selecting the block of 66 word lines. The 66 transfer gates 420 responsive to the output of the block decoder 420 will transfer the set of word line voltages from the voltage bus 411 via the 66 high voltage switches to the block of 66 word lines.

[0042] It will be seen in this conventional architecture there is a dedicated block decoder 420 for each block. In the current example of 2048 blocks in the array, these amount to 2048 block decoders. They occupy an appreciable amount of the memory chip's area.

[0043] It is therefore desirable to reduce the number of block decoders in the peripheral circuits of the memory chip.

EVEN/ODD BLOCKS-COMBINED DECODING

[0044] According to a primary aspect of the invention, a nonvolatile memory array is organized into a plurality of interleaving even and odd blocks. When a block is
selected for operation, a set of word line voltages is delivered to the block of word lines by space-efficient decoding circuits and scheme. The plurality of blocks is organized into an array of pairs of adjacent odd and even blocks. A first voltage bus allows all even blocks access to the set of word line voltages. A second voltage bus allows all odd blocks access to the set of word line voltages. A block decoder for selecting a pair of blocks is provided for each pair of adjacent even and odd blocks. Selecting a block is effected by selecting the pair of adjacent even and odd blocks containing the selected block, and supplying the set of word line voltages only to the selected block, which is one of the even or odd block in the selected pair.

[0045] FIG. 6 illustrates a block decoder architecture according to the present invention. Essentially, the number of block decoders is reduced by 50% by sharing one block decoder between a pair of even and odd blocks. For example, the block of word lines in block BLK(O) (even) and the block of word lines in block BLK(I) (odd) both have their transfer gates controlled by the signal from a common block decoder 520-1; similarly for the blocks BLK(L-1) (even) and BLK(L) (odd). In other words, whereas prior configurations have each block served by one block decoder 420, the present scheme has a pair of adjacent even and odd blocks sharing one common block decoder 520.

[0046] Similar to that shown in FIG. 5, the block of transfer gate 430-1 connected to the block of word lines 42-10 is controlled by the common block decoder 520-1. The block decoder 520-1 comprises a logic circuit 522 whose output drives a level-shifter 524 to produce the sufficiently high control voltage. In the preferred embodiment, the logic circuit 522 is an AND gate, where one set of inputs receives a block select address, BLK_ADDR, and the other input receives an enable signal RDEC.

[0047] In the present invention, the decoding arrangement for the selected block of word lines 42-10 in BLK(I) (odd) is effected by asserting a block address to the common block decoder 520-1, which in turn outputs a decoded control signal to turn on the block of transfer gates for the block of word lines 42-10 so that it can access the set of word line voltages put on the voltage bus 411-0 by the high-voltage switch HVSW-O.

[0048] In the present invention, the single voltage bus 411 of a conventional memory
device as shown in FIG. 5 is replaced by two independent voltage buses 411-E and 411-0. The voltage bus 411-E is connected to the transfer gates of all even blocks in the array. The voltage bus 411-0 is connected to the transfer gates of all odd blocks in the array. A high-voltage switches 410-O controlled by a control signal Co selectively puts the set of word line voltages (CGlo) onto the voltage bus 411-0. A high-voltage switches 410-E controlled by a control signal $C_E$ selectively puts the set of word line voltages (CGle) onto the voltage bus 411-E. With the selective control of supply the set of word line voltages to either the even blocks or the odd blocks, even through a pair of even and odd blocks are selected together, it is possible to further select either the even or odd blocks among the pair.

[0049] For example, the pair of blocks BLK(O) and BLK(I) is selected together by the common block decoder 520-1. If it is desired to supply the set of word line voltages to the block of word lines 42-10 in BLK(I), the high-voltage switch 410-O is enabled by asserting the control signal Co while the high-voltage switch 410-E is disabled by de-asserting the control signal $C_E$. On the other hand if it is desired to supply the set of word line voltages to the block of word lines 42-OE in BLK(O), the high-voltage switch 410-E is enabled by asserting the control signal $C_E$ while the high-voltage switch 410-O is disabled by de-asserting the control signal Co-

[0050] The combined decoding of the even/odd pair has the additional cost of doubling the set of word line/control line supply circuits and supply lines, one set for even block and one set for odd block. However, the benefit is a 50% reduction in the logic and level-shifter circuits among the blocks. In other word, while the number of high-voltage switches and the set of vertical supply lines are doubled from one switch to two, the number of block decoders are reduced from 2048 to 1024.

[0051] In the same vein, there could be further reduction if a group of more than two blocks are decoded together. For example, if there are 4 blocks decoded together, only a quarter of the decoding circuits compared to those of the conventional will be needed. However, the corresponding cost will be a dedicated supply circuit and vertical supply lines for each block of the group. In practice, the limit is due to available space for laying out additional vertical supply lines. It has been found at least doubling of the vertical supply lines is quite feasible.
The same principle of combined even/odd block decoding can be applied to the control lines SGS and SGD.

In general, for a block of n word lines, there will be n word line voltages for the n word lines. In practice some of the word lines have the same voltages and therefore the number of different voltages in the set of word line voltages is less than n. Variations in implementation of supplying these voltages are possible. For example, in some of the examples that will be shown in FIG. 7 and FIG. 8, the voltage source has a number of preset voltage levels, such as CGN. A preferred high-voltage switch switching between different irreducible voltage levels into a voltage bus in a non-volatile memory is disclosed in United States Patent No. 7,672,163, which entire disclosure is incorporated herein by reference.

FIG. 7A illustrates in more detail the voltage conditions for the operation of the select lines SGS and SGD and the word lines WL for the selected and unselected blocks during program or read operations. For the select lines SGS and SGD (see FIG. 4) in each pair of even/odd blocks, a pair of control voltage buses 451-E and 451-O allows access to the voltages SGS and SGD via a pair of control voltage switches 450-E and 450-O.

FIG. 7B is a table illustrating the operating voltages shown in FIG. 7A. For example, the set of word line voltages supplied to the unselect blocks includes standard voltages for memory devices such as VSS and VDD.

FIG. 8A illustrates in more detail the voltage conditions for the operation of the select lines SGS and SGD and the word lines WL for the selected and unselected blocks during erase operations. The decoding configuration for WL is similar to those of the program or read operations. However, the decoding of the control lines among the combined pair of blocks is different. For the unselected block in the pair, instead of the transfer gates 430 (Odd) being on and the supply HVSWo 410-O being off or transferring Vss, the FFVSWo 410-O forces CGIo's on the voltage bus 411-0 to be positive biasing voltages (e.g., VDD) so that the transfer gates are turned off and the HVSWo’s are on to supply positive biasing voltages. Even though the transfer gates of the odd block are controlled with the common signal from the selected even block, the transfer gates of the odd block can still be turned off if a sufficiently high drain
voltage (e.g., VDD) is supplied to the drain of the transfer gate transistor. In general, when the drain voltage of the transfer gate transistor is within a threshold Vth of the gate voltage, the transfer gate is turned off.

[0057] FIG. 8B is a table illustrating the operating voltages shown in FIG. 8A. The voltages V(VRDEC), V(SGS), V(SGD), V(CGN) are all common voltage levels typically used in a selected block in nonvolatile memories. The other voltage levels are also well known in erase operations of NAND memories, as for example disclosed in United States Patent No. 6,967,874.

[0058] FIG. 9 illustrates a conventional implementation in which there is an independent block decoder for each block. An additional detail is a bad block flag latch 526 which provides a status of the useability of the block. If the latch indicates the block to be bad, it will disable the address decoder.

[0059] FIG. 10 illustrates a preferred implementation of the even/odd combined block decoder for a pair of blocks similar to that shown in FIG. 6. An additional detail is a bad block flag latch 526 which provides a status of the useability of the block. If the latch indicates the block to be bad, it will disable the address decoder.

[0060] FIG. 11 illustrates an alternative preferred implementation of the even/odd combined block decoder in which each block has a dedicated bad block flag latch. Since there are two blocks in each even/odd pair, two bad block flag latches 526-E and 526-O are provided respectively for the even and odd blocks in the pair.

[0061] The architecture of the even/odd combined block decoders also has another benefit. By splitting the blocks in the arrays into even and odd groups, the loading on the word line/control line supply circuit is correspondingly reduced. This also means that a smaller size charge pump will suffice to supply the power.

[0062] While the embodiments of this invention that have been described are the preferred implementations, those skilled in the art will understand that variations thereof may also be possible.
IT IS CLAIMED:

1. A nonvolatile memory, comprising:
   an array of memory cells organized into a plurality of blocks having interleaving even and odd blocks, each block having a block of word lines for accessing the each block of memory cells;
   a first voltage bus for all even blocks to access a set of word line voltages;
   a second voltage bus for all odd blocks to access the set of word line voltages;
   a block decoder for each pair of adjacent even and odd blocks among the plurality of blocks;
   a voltage source for supplying the individual voltages;
   a first voltage switch for switching the voltage source to the first voltage bus when the selected block of word lines is even;
   a second voltage switch for switching the voltage source to the second voltage bus when the selected block of word lines is odd; and wherein:
   when a selected block of word lines is to receive the set of word line voltages, a pair of adjacent even and odd blocks containing the selected block of word lines is responsive to a respective block decoder being decoded to enable bus transfer of the first voltage bus to the even block of word lines in the selected pair of adjacent blocks and enabling bus transfer of the second voltage bus to the odd block of word lines in the selected pair of adjacent blocks.

2. The nonvolatile memory as in claim 1, wherein said nonvolatile memory is of the NAND type, and the block of word lines are associated with word lines of a NAND string.

3. The nonvolatile memory as in claim 1, further comprising:
   a block of transfer gates, one for each word line among a block of word lines, said block of transfer gate connected between a respective block of word lines and either one of the first voltage bus or the second voltage bus; and wherein:
   the selected block of word lines is enabled for bus transfer responsive to a respective block of transfer gates of the selected block being enabled.
4. The nonvolatile memory as in claim 3, wherein the respective block of transfer gates is enabled by a respective block decoder.

5. The nonvolatile memory as in claim 1, wherein said block decoder for a block further comprises:
   a logic circuit gated by an enable signal for passing a decoded signal; and
   a level shifter connected to receive the decoded signal and to output the decoded signal at a higher level sufficient to enable bus transfer of the first voltage bus or the second voltage bus.

6. The nonvolatile memory as in claim 5, further comprising:
   a block of transfer gates, one for each word line in a block of word lines, each transfer gate connected between a word line and one of the first and second voltage buses; and wherein:
   the selected block of word lines is enabled for bus transfer responsive to a respective block of transfer gates of the selected block being enabled by the decoded signal at a higher level.

7. A method of operating a nonvolatile memory having an array of memory cells, comprising:
   organizing the array of memory cells into a plurality of blocks having interleaving even and odd blocks; each block having a block of word lines for accessing the each block of memory cells;
   providing a first voltage bus for all even blocks to access a set of word line voltages;
   providing a second voltage bus for all odd blocks to access the set of word line voltages;
   providing a block decoder for each pair of adjacent even and odd blocks among the plurality of blocks;
   transferring the set of word line voltages to a selected block of word lines by:
   putting the set of word line voltages on the first voltage bus or on the second voltage bus depending on whether the selected block of word lines is in an even block or in an odd block; and
decoding a block decoder for a pair of adjacent even and odd blocks containing the selected block of word lines, the decoded block decoder enabling bus transfer of the first voltage bus to the even block of word lines in the selected pair of adjacent blocks and enabling bus transfer of the second voltage bus to the odd block of word lines in the selected pair of adjacent blocks.

8. The method as in claim 7, further comprising:
providing a voltage source for supplying the individual voltages; and wherein:
said putting the set of word line voltages on the first voltage bus is by coupling the voltage source only to the first voltage bus; and
said putting the set of word line voltages on the second voltage bus is by coupling the voltage source only to the second voltage bus.

9. The method as in claim 8, further comprising:
providing a first voltage switch connected between the voltage source and the first voltage bus for switchably coupling the voltage source to the first voltage bus; and
providing a second voltage switch connected between the voltage source and the second voltage bus for switchably coupling the voltage source to the second voltage bus.

10. The method as in claim 9, wherein the first and second switches are not turned on at the same time.

11. The method as in claim 7, further comprising:
providing a block of transfer gates, one for each word line in a block of word lines; and
enabling the block of transfer gates by a block decoder to enable transferring of the set of word line voltages from the first voltage bus or the second voltage bus to the block of word lines.

12. The method as in claim 11, wherein the block decoder outputs a decoded signal and further comprises:
a level shifter for raising the output signal to a level sufficient to enable the block of transfer gates.

13. The method as in claim 11, wherein the block decoder further comprises:
   a logic circuit gated by an enable signal for passing a decoded signal; and
   a level shifter connected to receive the decoded signal and to output the decoded signal at a higher level sufficient to enable bus transfer of the first voltage bus or the second voltage bus.

14. The method as in claim 7, wherein said nonvolatile memory is of the NAND type, and the block of word lines are associated with word lines of an NAND string.
FIG. 4
FIG. 6
FIG. 7B

<table>
<thead>
<tr>
<th>Selected Block</th>
<th>Node</th>
<th>Bias</th>
<th>Supply</th>
</tr>
</thead>
<tbody>
<tr>
<td>TG</td>
<td>V(VRDEC)</td>
<td>VRDEC</td>
<td></td>
</tr>
<tr>
<td>SGD</td>
<td>V(SGD)</td>
<td>SGD_e</td>
<td></td>
</tr>
<tr>
<td>SGS</td>
<td>V(SGS)</td>
<td>SGS_e</td>
<td></td>
</tr>
<tr>
<td>WL</td>
<td>V(CGN)</td>
<td>CGI_e</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Unselected Block(1)</th>
<th>Node</th>
<th>Bias</th>
<th>Supply</th>
</tr>
</thead>
<tbody>
<tr>
<td>TG</td>
<td>V(VRDEC)</td>
<td>VRDEC</td>
<td></td>
</tr>
<tr>
<td>SGD</td>
<td>VSS</td>
<td>SGD_o</td>
<td></td>
</tr>
<tr>
<td>SGS</td>
<td>VSS</td>
<td>SGS_o</td>
<td></td>
</tr>
<tr>
<td>WL</td>
<td>Hi-Z or VSS</td>
<td>CGI_o</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Unselected Block(2)</th>
<th>Node</th>
<th>Bias</th>
<th>Supply</th>
</tr>
</thead>
<tbody>
<tr>
<td>TG</td>
<td>VSS</td>
<td>VRDEC</td>
<td></td>
</tr>
<tr>
<td>SGD</td>
<td>VSS</td>
<td>SGDS</td>
<td></td>
</tr>
<tr>
<td>SGS</td>
<td>VSS</td>
<td>SGDS</td>
<td></td>
</tr>
<tr>
<td>WL</td>
<td>Hi-Z</td>
<td>CGI_o</td>
<td></td>
</tr>
</tbody>
</table>

FIG. 8B

<- $\alpha, \beta, \chi$ represent coupling ratio with CPwell,
  Where typically $0 < \alpha, \beta, \chi < 1$ and $\alpha, \beta, \chi > 0.9$ for erase inhibit
FIG. 9
FIG. 10
FIG. 11
INTERNATIONAL SEARCH REPORT

PCT/US2011/034372

A. CLASSIFICATION OF SUBJECT MATTER

INV. G11C8/04
G11C8/08
G11C16/08

ADD.

According to International Patent Classification (IPC) into both national classification and IPC

B. FIELDS SEARCHED

Minimum documentation searched (classification system followed by classification symbols)
G11C

Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched

Electronic database consulted during the international search (name of database and, where practical, search terms used)
EPO-Internal, IBM-TDB, WPI Data

C. DOCUMENTS CONSIDERED TO BE RELEVANT

<table>
<thead>
<tr>
<th>Category</th>
<th>Citation of document, with indication, where appropriate, of the relevant passages</th>
<th>Relevant to claim No.</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>US 2006/056263 AI (OTSUKA EITARO [JP] ET AL) 16 March 2006 (2006-03-16) paragraph [0052] - paragraph [0061]; figures 1, 2</td>
<td>1-14</td>
</tr>
</tbody>
</table>

□ Further documents are listed in the continuation of Box C. [X] See patent family annex.

* Special categories of cited documents:
*A* document defining the general state of the art which is not considered to be of particular relevance
*E* earlier document but published on or after the international filing date
*L* document which may throw doubts on priority claim(s) or which is cited to establish the publication date of another document, or to involve the same or a related invention
*O* document referring to an oral disclosure, use, exhibition or other means
*P* document published prior to the international filing date but later than the priority date claimed

"I" later document published after the international filing date or priority date and not in conflict with the application but cited to understand the principle or theory underlying the invention
"X" document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document is taken alone
"Y" document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document is combined with one or more other such documents, such combination being obvious to a person skilled in the art
"A" document member of the same patent family

Date of the actual completion of the international search
28 July 2011

Date of mailing of the international search report
04/08/2011

Name and mailing address of the ISA/IEPO-Internal Office, P.B. 5818 Patentlaan 2 NL - 2280 HV Rijswijk
Tel. (+31-70) 340-2040,
Fax: (+31-70) 340-3016

Authorized officer
Li ndqui st, Jim

Form PCT/ISA/210 (second sheet) (April 2005)
<table>
<thead>
<tr>
<th>Patent document cited in search report</th>
<th>Publication date</th>
<th>Patent family member(s)</th>
<th>Publication date</th>
</tr>
</thead>
<tbody>
<tr>
<td>US 2008037327 Al</td>
<td>14-02-2008</td>
<td>CN 101123119 A</td>
<td>13-02-2008</td>
</tr>
<tr>
<td></td>
<td></td>
<td>KR 100764053 BI</td>
<td>08-10-2007</td>
</tr>
<tr>
<td></td>
<td></td>
<td>JP 2002352591 A</td>
<td>06-12-2002</td>
</tr>
<tr>
<td></td>
<td></td>
<td>KR 20020089588 A</td>
<td>30-11-2002</td>
</tr>
<tr>
<td>US 2006056263 Al</td>
<td>16-03-2006</td>
<td>NONE</td>
<td></td>
</tr>
<tr>
<td>US 5787047 A</td>
<td>28-07-1998</td>
<td>NONE</td>
<td></td>
</tr>
</tbody>
</table>