## PATENT SPECIFICATION (11) 1 572 823

(21) Application No. 12535/76 (22) Filed 29 March 1976

(23) Complete Specification filed 23 Feb. 1977

(44) Complete Specification published 6 Aug. 1980

(51) INT CL3 H04N 5/08

(52) Index at acceptance

10

20

35

H4F D73L D73X D75 HQ

(72) Inventor LESLIE RONALD AVERY



## (54) IMPROVED TV SYNC PULSE SEPARATOR AND NOISE GATE

(71) We, RCA CORPORATION, a Corporation organized under the laws of the State of Delaware, United States of America, of 30 Rockefeller Plaza, City and State of New York 10020, United States of America, do hereby declare the invention, for which we pray that a patent may be granted to us, and the method by which it is to be performed, to be particularly described in and by the following statement:—

This invention relates to sync separator circuits.

Composite video signals obtained from the IF stages of a television receiver are composed of two parts, a video portion which contains picture information to be coupled to the electron guns of the cathode ray tube, and a sync portion having sync pulses superimposed upon a blanking level. A sync separator circuit clips the sync pulses from the video signal portion. The sync pulses are then used to synchronize horizontal and vertical scanning with the incoming video information.

Certain television transmitting systems, such as community antenna television systems (CATV) which include amplifiers and/or remodulators, place increasing demands on the sync separator. Because such amplifier systems tend to compress the sync pulses, the sync separator must be able to operate properly with only a fraction of the normal sync pulse amplitude.

If adequate composite video amplitude is available, typical conventional sync separators can operate properly with 25% of the normal sync amplitude. However, with modern integrated circuits, the composite video available is often only 2—3 volts. The sync separator must be able to operate with sync pulse amplitudes of 200 millivolts or less. It is, therefore, desirable to provide a sync separator that can be incorporated as part of an integrated circuit and can operate with relatively low relative and absolute sync pulse amplitudes.

According to the present invention there

is provided a sync separator circuit, comprising:

a source of video signals, said video signals inleuding synchronizing signals;

a first plurality of series coupled diodes; controllable switching means coupled to said first plurality;

a source of first bias current coupled to a control terminal of said controllable switching means;

first means coupled to one of said first plurality and to said controllable switching means for providing a first current through said first plurality of series coupled diodes, said first current establishing a first voltage at a first terminal coupled to said first plurality of series coupled diodes during the occurence of said synchronizing signals;

second means coupled to said control terminal and responsive to said source of video signals for providing during the occurrence of said synchronizing signals an additional bias current to said controllable switching means for introducing to said first plurality of series coupled diodes during said occurrence (of said synchronizing signals) a second current in addition to said first current for establishing a second voltage at said first terminal;

a source of first reference voltage; and comparator means responsive to said first reference voltage and said second voltage for developing an output signal when said second voltage and said first reference voltage differ by a predetermined value.

Figure 1 is a schematic circuit of an embodiment of the invention;

Figure 2 is a schematic circuit of another embodiment of the invention;

Figure 3 is a schematic circuit of still another embodiment of the invention; and Figures 4a-4c illustrate waveforms associated with the circuits of Figures 1—3.

In Figure 1, AC signals comprising composite video signals 20, obtained from conventional IF stages of a television receiver, are coupled to a terminal 10 of a

50

55

.60

65

70

75

80

85

90

95

sync separator circuit 50. The signals are then coupled through a capacitor 21 to a first input terminal 30 at the base of a transistor 22. A resistor 23 couples the base of transistor 22 to a source of B+ voltage. The collector of transistor 22 is coupled to a constant current source 24. The emitter is coupled to ground through a pair of diodes 31 and 32, forming a first diode chain 25 comprising diodes 31 and 32 and the base-emitter junction of transistor 22.

10

30

55

Capacitor 21, resistor 23 and transistor 22 form a DC restorer circuit 40 to provide a DC restoration voltage to the video sync portion 20a of the AC composite video signals 20. During the sync interval, transistor 22 is forward biased into saturation by the sync pulses 20a of composite video signals 20, and a DC restoration voltage equal to the difference between the DC voltage at terminal 30 and the effective DC appearing at terminal 10 during the sync period is developed across the capacitor. The resistor 23 provides current to charge capacitor 21 during the video picture interval to replace charge removed during the sync interval.

When transistor 22 conducts during the sync interval, current flows through diode chain 25. A major portion of this current comprises a biasing current originating from constant current source 24. This biasing current establishes a reference potential at terminal 30. Capacitor 21 of the DC restorer circuit 40 then provides the remaining additional current through diode chain 25. The additional current increases the voltage at terminal 30 by an incremental amount, providing a voltage level V<sub>b</sub> at terminal 30 during the sync interval.

Coupled between the B+ voltage source and ground are a constant current source 28, a transistor 27, and a pair of diodes 33 and 34. The collector and base of transistor 27 are coupled together forming a diode structure. A second diode chain 26 comprise diodes 33 and 34 and the base-emitter junction of transistor 27. Diode chains 25 and 26 are illustratively constructed from identical npn transistors,

and for identical constant current sources 24 and 28, the voltage at a second input terminal 29 coupled to the base of transistor 27 is equal to a reference voltage V<sub>a</sub>.

Input terminals 29 and 30 are coupled to a voltage comparator 37. During the picture interval, the negative-going video signals 20b reverse bias transistor 22, and the voltage at input terminal 30 of comparator 37 is lower than the voltage at input terminal 29. The voltage at an output terminal 36 is at a first output voltage level. During the sync interval, because of the additional current from capacitor 21, the voltage at terminal 30 is at a value V<sub>b</sub> which is greater than the

voltage  $V_a$  at terminal 29. The voltage at output terminal 36 of comparator 37 then shifts to a second output voltage level, thereby providing repetitive output signals 35 in synchronization with the incoming sync pulses  $20_a$ . The output signals 35 are coupled to horizontal and vertical deflection circuits, not shown, for obtaining synchronized deflection scanning.

70

75

85

90

95

Comparator 37, depending upon its gain, will require a certain voltage change to shift completely from one output voltage level to another. As illustrated in Figure 4a, at the start of the sync pulse, the voltage increases from black level towards sync level at a rate limited by the system bandwidth and any noise filtering, not shown, included between the video section and the input to the sync separator. When the input voltage V<sub>b</sub> at terminal 30 is equal to the lower threshold level V<sub>1</sub> of comparator 37, the waveform 35 at output terminal 36 begins to move from the low state to the high state. When the input voltage  $V_b$  is equal to  $V_a$ , comparator 37 is in the balanced state, and the output voltage at terminal 36 is half-way between the low and high levels. When the input voltage V<sub>b</sub> exceeds the upper threshold level V<sub>h</sub> of comparator 37, the voltage at output terminal 36 is in the high state. No further change now takes place in the voltage at terminal 36 until the negative-going edge of the sync pulse when the reverse of the above occurs.

The switching thresholds  $V_i$  and  $V_h$  of comparator 37 can be made to approach  $V_a$  by increasing the gain of comparator 37. In practice,  $V_i$  and  $V_h$  will differ by less than five millivolts.

The circuit of Figure 1 can readily be 105 fabricated as an integrated circuit, and comparator reference level  $V_a$  may be varied, as illustrated in Figure 4b, over a wide range  $\Delta V$  by such conventional techniques as geometrical device ratioing or by including a small resistor in diode chain 25. If the reference level V<sub>a</sub> is placed too close to the sync level then the circuit will be sensitive to noise pulses superimposed on the sync level. By setting the reference level 115 V<sub>a</sub> closer to the black level, improved noise immunity results, but in the presence of small amplitude sync pulses, such as would from weak signals or some remodulated cable distribution systems, the sync separator would actually be operating on video, as illustrated in Figure 4c. A compromise in the voltage level of V<sub>a</sub> with respect to DC restoring level V<sub>b</sub> has to be established to provide correct operation of the circuit in the presence of composite video waveforms with compressed syncs and normal composite video waveforms having a high noise content.

The circuit of Figure 2 is another 130

70

embodiment of a sync separator circuit and includes a noise elimination circuit. Circuit elements of Figure 2 corresponding to those of Figure 1 are identically marked. Capacitor 21 is now coupled to input terminal 30 at the base of transistor 22 through a resistor 39, and the collector of transistor 27 is coupled to constant current source 28 through a resistor 38. The junction of resistors 23 and 39 is coupled to a first differential amplifier input terminal 60 of a differential amplifying pair of transistors 41 and 42. A second input terminal 43 is coupled to resistor 38. Constant current sources 44 and 45 are coupled, respectively, to the collector of transistor 41 and the emitters of transistors 41 and 42. Constant current source 44 is coupled to ground through serially coupled diodes 46—48 and a resistor 49. A transistor 51 has its collector coupled to the cathodes of diodes 32 and 34, its base coupled to resistor 49, and its emitter coupled to In the absence of noise, when sync pulses 25

20a bias transistor 22 into conduction, the voltage drop across resistor 39 establishes a certain reference voltage at differential amplifier input terminal 60. The voltage drop across resistor 38 is selected to be larger than that across resistor 39. Transistor 42 will conduct, and transistor 41 will be cut off. Current from source 44 will flow through elements 46—49, causing transistor 51 to saturate.

In the presence of noise which exceeds the normal sync pulse height, a higher than normal current flows through resistor 39, and the added voltage drop, due to the noise, turns transistor 41 on, thereby sinking the current from source 44 away from elements 46—49. In this condition, transistor 51 cuts off, cutting off transistor 22 and disabling operation of sync separator 50. The current flow through resistor 39 from capacitor 21 is reduced to a value which will just maintain transistor 41 conducting. The discharge rate of capacitor 21 is greatly reduced, thus ensuring a rapid recovery time of sync separator circuit 50 after the noise interference has ceased.

A modification of the circuit of Figure 2 is illustrated in Figure 3. Comparator 37 comprises a pair of differentially coupled transistors 52 and 53 and a constant current source 54; output terminal 36 is coupled to the collector of transistor 53. Constant current sources 24 and 28 of Figure 2 are replaced, respectively, by resistors 55 and 56. The reference voltage at an input terminal 64 is obtained from a voltage divider across transistor 27 at the junction of a resistor 57 and a resistor 58.

The amplification capability of transistor 65 22 can be used to advantage by coupling an input terminal 63 to the collector of transistor 22. Because, in saturation, the collector voltage of transistor 22 approaches the emitter voltage, the clipping point for sync pulses 20a can be accurately determined.

The noise threshold level is determined by use of a voltage divider comprising resistors 61 and 62 coupled across a diode coupled transistor 59 in series with transistor 27. Such an arrangement results in the noise threshold level remaining virtually constant over a wide range of supply voltages.

With the component values of Figure 3, as indicated, and with a nominal 3 volt peakto-peak composite video signal 20, correct sync separator operation was obtained with as little as 15% relative sync pulse amplitude (approximately 150 millivolts), full noise immunity maintaining performance.

## WHAT WE CLAIM IS:—

1. A sync separator circuit, comprising: a source of video signals, said video signals including synchronizing signals;

a first plurality of series coupled diodes; controllable switching means coupled to said first plurality;

a source of first bias current coupled to a control terminal of said controllable switching means;

first means coupled to one of said first plurality and to said controllable switching means for providing a first current through said first plurality of series coupled diodes, said first current establishing a first voltage at a first terminal coupled to said first plurality of series coupled diodes during the occurrence of said synchronizing signals;

second means coupled to said control terminal and responsive to said source of video signals for providing during the occurrence of said synchronizing signals an additional bias current to said controllable switching means for introducing to said first plurality of series coupled diodes during said occurrence (of said synchronizing signals) a second current in addition to said first current for establishing a second 115 voltage at said first terminal;

a source of first reference voltage; and comparator means responsive to said first reference voltage and said second voltage for developing an output signal when said second voltage and said first reference voltage differ by a predetermined value.

2. A circuit according to Claim 1, wherein said source of first reference voltage comprises a second plurality of series coupled diodes through which a third current flows.

3. A circuit according to Claim 1 or 2 wherein said second means comprises a DC

85

90

100

95

105

120

125

40

45

50

55

60

10

15

restorer circuit for providing said additional bias current.

4. A circuit according to Claim 3, wherein said DC restorer circuit includes a capacitor coupled to said controllable switching means, said controllable switching means conducting in a saturated state during the occurrence of said synchronizing signals.

5. A circuit according to Claim 4, wherein said controllable switching means comprises a first transistor, said first bias current and said additional bias current being coupled to a base-emitter junction of said first transistor.

6. A circuit according to Claim 5, wherein said first terminal is coupled to the collector of said first transistor.

7. A circuit according to Claim 1, 4 or 5, including noise elimination means 20 comprising third means coupled to said first plurality of series coupled diodes for generating at a terminal coupled to said third means a third voltage during the occurrence of said synchronizing signals. 25 means for generating a noise reference voltage and disabling means responsive to said third voltage and said noise reference voltage for disabling operation of said sync separator circuit when said third voltage and said noise reference voltage differ by a predetermined value.

8. A circuit according to Claim 7, wherein said third means comprises a resistor through which said additional bias current flows

9. A circuit according to Claim 7 or 8, wherein said disabling means includes switching means coupled to said first

plurality of series coupled diodes, and fourth means coupled to said switching means for changing the conduction of said switching means when said third voltage and said noise reference voltage differ by a predetermined value.

10. A circuit according to Claim 9, wherein said fourth means comprises a differential amplifier including second and third differentially coupled transistors, said third voltage and said noise reference voltage generating means being coupled, respectively, to first and second input terminals of said differential amplifier.

11. A circuit according to Claim 6 or 7, wherein said source of first reference voltage comprises a second plurality of series coupled diodes through which a third current flows.

12. A circuit according to Claim 11 when appended to Claim 7 wherein said means for generating a noise reference voltage comprises a first diode coupled in series with said second plurality of series coupled diodes and a voltage divider network coupled across said first diode, said noise reference voltage obtained at a junction point within said voltage divider network.

13. A sync separator circuit substantially as hereinbefore described with reference to Figures 1 or 2 or 3.

JOHN A. DOUGLAS, Chartered Patent Agent, 50 Curzon Street, London, W1Y, 8EU. Agent for the Applicant.

Printed for Her Majesty's Stationery Office, by the Courier Press, Learnington Spa, 1980 Published by The Patent Office, 25 Southampton Buildings, London, WC2A 1AY, from which copies may be obtained.

١

3 SHEETS

This drawing is a reproduction of the Original on a reduced scale Sheet 1





3 SHEETS

This drawing is a reproduction of the Original on a reduced scale Sheet 2



**1572823** COM

COMPLETE SPECIFICATION

3 SHEETS This drawing is a reproduction of the Original on a reduced scale Sheet 3





