

(12) INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT)

(19) World Intellectual Property Organization  
International Bureau



(43) International Publication Date  
3 June 2011 (03.06.2011)

(10) International Publication Number  
WO 2011/065243 A1

(51) International Patent Classification:

H01L 29/786 (2006.01) H01L 21/336 (2006.01)  
H01L 21/20 (2006.01)

(21) International Application Number:

PCT/JP2010/070246

(22) International Filing Date:

8 November 2010 (08.11.2010)

(25) Filing Language:

English

(26) Publication Language:

English

(30) Priority Data:

2009-270857 28 November 2009 (28.11.2009) JP

(71) Applicant (for all designated States except US): SEMICONDUCTOR ENERGY LABORATORY CO., LTD. [JP/JP]; 398, Hase, Atsugi-shi, Kanagawa, 2430036 (JP).

(72) Inventor; and

(75) Inventor/Applicant (for US only): YAMAZAKI, Shunpei [JP/JP]; c/o SEMICONDUCTOR ENERGY LABORATORY CO., LTD., 398, Hase, Atsugi-shi, Kanagawa, 2430036 (JP).

(81) Designated States (unless otherwise indicated, for every kind of national protection available): AE, AG, AL, AM, AO, AT, AU, AZ, BA, BB, BG, BH, BR, BW, BY, BZ, CA, CH, CL, CN, CO, CR, CU, CZ, DE, DK, DM, DO, DZ, EC, EE, EG, ES, FI, GB, GD, GE, GH, GM, GT, HN, HR, HU, ID, IL, IN, IS, KE, KG, KM, KN, KP, KR, KZ, LA, LC, LK, LR, LS, LT, LU, LY, MA, MD, ME, MG, MK, MN, MW, MX, MY, MZ, NA, NG, NI, NO, NZ, OM, PE, PG, PH, PL, PT, RO, RS, RU, SC, SD, SE, SG, SK, SL, SM, ST, SV, SY, TH, TJ, TM, TN, TR, TT, TZ, UA, UG, US, UZ, VC, VN, ZA, ZM, ZW.

(84) Designated States (unless otherwise indicated, for every kind of regional protection available): ARIPO (BW, GH, GM, KE, LR, LS, MW, MZ, NA, SD, SL, SZ, TZ, UG, ZM, ZW), Eurasian (AM, AZ, BY, KG, KZ, MD, RU, TJ, TM), European (AL, AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HR, HU, IE, IS, IT, LT, LU, LV, MC, MK, MT, NL, NO, PL, PT, RO, RS, SE, SI, SK, SM, TR), OAPI (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, ML, MR, NE, SN, TD, TG).

Published:

— with international search report (Art. 21(3))

(54) Title: SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF

FIG. 1B



(57) Abstract: An embodiment is a semiconductor device which includes a first oxide semiconductor layer over a substrate having an insulating surface and including a crystalline region formed by growth from a surface of the first oxide semiconductor layer toward an inside; a second oxide semiconductor layer over the first oxide semiconductor layer; a source electrode layer and a drain electrode layer which are in contact with the second oxide semiconductor layer; a gate insulating layer covering the second oxide semiconductor layer, the source electrode layer, and the drain electrode layer; and a gate electrode layer over the gate insulating layer and in a region overlapping with the second oxide semiconductor layer. The second oxide semiconductor layer is a layer including a crystal formed by growth from the crystalline region.

WO 2011/065243 A1

## DESCRIPTION

**SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF**5 **TECHNICAL FIELD**

[0001]

The technical field of the disclosed invention relates to a semiconductor device including an oxide semiconductor and a manufacturing method thereof. Here, semiconductor devices refer to all elements and devices that function utilizing 10 semiconductor characteristics. For example, power devices, thyristors, converters, image sensors, memories, and the like; semiconductor integrated circuits including such devices; electro-optical devices typified by liquid crystal display panels; light-emitting display devices including organic light-emitting elements; and the like are broadly included in the category of semiconductor devices.

15

**BACKGROUND ART**

[0002]

A field-effect transistor is one of the most widely-used semiconductor elements. A variety of materials are used for field-effect transistors according to their uses. In 20 particular, semiconductor materials including silicon are frequently used.

[0003]

A field-effect transistor including silicon has characteristics satisfying the needs for a variety of uses. For example, single crystal silicon is used for an integrated circuit or the like which needs to operate at a high speed, whereby the need for 25 high-speed operation is satisfied. Further, amorphous silicon is used for a device which needs a large area, such as a display device, whereby the need for large area can be satisfied.

[0004]

As described above, silicon is highly versatile and can be used for various 30 purposes. However, in recent years, semiconductor materials have come to be expected to have higher performance as well as versatility. For example, in terms of improving performance of a large-area display device, in order to realize high-speed

operation of a switching element, a semiconductor material which facilitates the increase of the area of a display device and shows higher performance than amorphous silicon is needed.

[0005]

5 Some metal oxides have semiconductor characteristics, and tungsten oxide, tin oxide, indium oxide, zinc oxide, and the like are known, for example. Thin film transistors in which a channel formation region is formed using such a metal oxide having semiconductor characteristics are already known (Patent Documents 1 to 4, Non-Patent Document 1).

10 [0006]

As the metal oxides, not only single-component oxides but also multi-component oxides are known. For example,  $\text{InGaO}_3(\text{ZnO})_m$  ( $m$ : natural number) having a homologous series is known as a multi-component oxide semiconductor including In, Ga, and Zn (Non-Patent Documents 2 to 4).

15 [0007]

Under such conditions, a technique relating to a field-effect transistor (also referred to as an FET) using an oxide semiconductor has attracted attention. Further, it has been confirmed that an oxide semiconductor including such an In-Ga-Zn-O-based oxide is applicable to a channel layer of a thin film transistor (Non-Patent Documents 5 and 6).

20 [0008]

For example, in Patent Document 5, a transparent thin film field-effect transistor using a homologous compound  $\text{InMO}_3(\text{ZnO})_m$  ( $M$  is In, Fe, Ga, or Al, and  $m$  is an integer greater than or equal to 1 and less than 50) is disclosed.

25 [0009]

In addition, in Patent Document 6, a field-effect transistor is disclosed in which an amorphous oxide semiconductor which contains In, Ga, and Zn and has an electron carrier concentration less than  $10^{18} / \text{cm}^3$  is used. Note that in this patent document, the ratio of In atoms to Ga atoms and Zn atoms in the amorphous oxide semiconductor is represented as  $\text{In:Ga:Zn}=1:1:m$  ( $m < 6$ ).

30 [0010]

Further, in Patent Document 7, a field-effect transistor is disclosed in which an

amorphous oxide semiconductor including a microcrystal is used for an active layer.

[Reference]

[Patent Document]

[0011]

5 [Patent Document 1] Japanese Published Patent Application No. S60-198861  
[Patent Document 2] Japanese Published Patent Application No. H8-264794  
[Patent Document 3] Japanese Translation of PCT International Application No. H11-505377  
[Patent Document 4] Japanese Published Patent Application No. 2000-150900

10 [Patent Document 5] Japanese Published Patent Application No. 2004-103957

[Patent Document 6] PCT International Publication No. 05/088726

[Patent Document 7] Japanese Published Patent Application No. 2006-165529

[Non-Patent Document]

[0012]

15 [Non-Patent Document 1] M. W. Prins, K. O. Grosse-Holz, G. Muller, J. F. M. Cillessen, J. B. Giesbers, R. P. Weening, and R. M. Wolf, "A ferroelectric transparent thin-film transistor," *Appl. Phys. Lett.*, 17 June 1996, Vol. 68, pp. 3650-3652  
[Non-Patent Document 2] M. Nakamura, N. Kimizuka, and T. Mohri, "The Phase Relations in the  $\text{In}_2\text{O}_3$ - $\text{Ga}_2\text{ZnO}_4$ - $\text{ZnO}$  System at 1350 °C," *J. Solid State Chem.*, 1991, 20 Vol. 93, pp. 298-315

[Non-Patent Document 3] N. Kimizuka, M. Isobe, and M. Nakamura, "Syntheses and Single-Crystal Data of Homologous Compounds,  $\text{In}_2\text{O}_3(\text{ZnO})_m$  ( $m$  = 3, 4, and 5),  $\text{InGaO}_3(\text{ZnO})_3$ , and  $\text{Ga}_2\text{O}_3(\text{ZnO})_m$  ( $m$  = 7, 8, 9, and 16) in the  $\text{In}_2\text{O}_3$ - $\text{ZnGa}_2\text{O}_4$ - $\text{ZnO}$  System," *J. Solid State Chem.*, 1995, Vol. 116, pp. 170-178

25 [Non-Patent Document 4] M. Nakamura, N. Kimizuka, T. Mohri, and M. Isobe, "Syntheses and crystal structures of new homologous compounds, indium iron zinc oxides ( $\text{InFeO}_3(\text{ZnO})_m$  ( $m$ : natural number) and related compounds," *KOTAI BUTSURI (SOLID STATE PHYSICS)*, 1993, Vol. 28, No. 5, pp. 317-327

[Non-Patent Document 5] K. Nomura, H. Ohta, K. Ueda, T. Kamiya, M. Hirano, and H. 30 Hosono, "Thin-film transistor fabricated in single-crystalline transparent oxide semiconductor," *SCIENCE*, 2003, Vol. 300, pp. 1269-1272

[Non-Patent Document 6] K. Nomura, H. Ohta, A. Takagi, T. Kamiya, M. Hirano, and H. Hosono, "Room-temperature fabrication of transparent flexible thin-film transistors using amorphous oxide semiconductors," *NATURE*, 2004, Vol. 432, pp. 488-492

## 5 DISCLOSURE OF INVENTION

[0013]

In Patent Document 3, it is disclosed that a composition in a crystal state is  $\text{InGaO}_3(\text{ZnO})_m$  ( $m$  is an integer less than 6). Further, in Example 1 of Patent Document 3, a case of  $\text{InGaO}_3(\text{ZnO})_4$  is disclosed. However, adequate characteristics have not been obtained in fact even when such oxide semiconductors are used.

[0014]

In consideration of the above-described problems, it is an object to provide a semiconductor device having a novel structure in which an oxide semiconductor layer having a novel structure is used.

15 [0015]

In the disclosed invention, a semiconductor device is formed using a purified oxide semiconductor layer including a crystalline region. The crystalline region is, for example, a region having electrical anisotropy or a region which prevents entry of an impurity.

20 [0016]

An embodiment of the disclosed invention is a semiconductor device which includes a first oxide semiconductor layer including a crystalline region formed by growth from a surface of the first oxide semiconductor layer toward an inside, over a substrate having an insulating surface; a second oxide semiconductor layer over the first oxide semiconductor layer; a source electrode layer and a drain electrode layer which are in contact with the second oxide semiconductor layer; a gate insulating layer covering the second oxide semiconductor layer, the source electrode layer, and the drain electrode layer; and a gate electrode layer over the gate insulating layer and in a region overlapping with the second oxide semiconductor layer. The second oxide semiconductor layer is a layer including a crystal formed by growth from the crystalline region.

[0017]

Another embodiment of the disclosed invention is a semiconductor device which includes a first gate electrode layer over a substrate having an insulating surface; a first gate insulating layer covering the first gate electrode layer; a first oxide semiconductor layer including a crystalline region formed by growth from a surface of the first oxide semiconductor layer toward an inside, over the first gate insulating layer; a second oxide semiconductor layer over the first oxide semiconductor layer; a source electrode layer and a drain electrode layer which are in contact with the second oxide semiconductor layer; a second gate insulating layer covering the second oxide semiconductor layer, the source electrode layer, and the drain electrode layer; and a gate electrode layer over the second gate insulating layer and in a region overlapping with the second oxide semiconductor layer. The second oxide semiconductor layer is a layer including a crystal formed by growth from the crystalline region.

[0018]

In the above structure of the semiconductor device, the variation in height of a surface of the second oxide semiconductor layer is 1 nm or less (preferably 0.2 nm or less) in a region overlapping with the gate electrode layer (a channel formation region).

[0019]

Note that the crystalline region of the first oxide semiconductor layer has c-axis aligned in a direction perpendicular to a surface of the first oxide semiconductor layer. Further, the c-axis direction of the crystal corresponds to a film thickness direction.

[0020]

In the above structure of the semiconductor device, the substrate having an insulating surface includes an oxide or a nitride.

[0021]

In the above structure of the semiconductor device, the crystalline region included in the first oxide semiconductor layer has an average thickness greater than or equal to 2 nm and less than or equal to 10 nm.

[0022]

In the above structure of the semiconductor device, the first oxide semiconductor layer or the second oxide semiconductor layer comprises a metal oxide selected from an In-Sn-Ga-Zn-O, an In-Ga-Zn-O, an In-Sn-Zn-O, an In-Al-Zn-O, a Sn-Ga-Zn-O, an Al-Ga-Zn-O, a Sn-Al-Zn-O, an In-Zn-O, a Sn-Zn-O, an Al-Zn-O, a

Zn-Mg-O, a Sn-Mg-O, an In-Mg-O, an In-O, a Sn-O, and a Zn-O.

[0023]

In the above structure of the semiconductor device, the first oxide semiconductor layer or the second oxide semiconductor layer is a purified oxide semiconductor layer.

5

[0024]

In the above structure of the semiconductor device, the first oxide semiconductor layer and the second oxide semiconductor layer include materials including the same main component.

10

[0025]

In the above structure of the semiconductor device, the first oxide semiconductor layer and the second oxide semiconductor layer include different materials.

[0026]

15

In the above structure of the semiconductor device, the crystalline region of the first oxide semiconductor layer has the same electron affinity as the crystal of the second oxide semiconductor layer.

[0027]

20

In the above structure of the semiconductor device, the second oxide semiconductor layer has a depression portion.

[0028]

In the above structure of the semiconductor device, the second oxide semiconductor layer includes a high-purity crystalline region.

[0029]

25

In the above structure of the semiconductor device, the first oxide semiconductor layer or the second oxide semiconductor layer has a carrier density lower than  $1.0 \times 10^{12} \text{ cm}^{-3}$ , preferably lower than  $1.45 \times 10^{10} \text{ cm}^{-3}$ .

[0030]

30

In the above structure of the semiconductor device, the crystalline region of the first oxide semiconductor layer includes a polycrystalline oxide semiconductor material.

In addition, the second oxide semiconductor layer includes a polycrystalline oxide semiconductor material.

[0031]

In the above structure of the semiconductor device, the first oxide semiconductor layer and the second oxide semiconductor layer include a polycrystalline oxide semiconductor material. In the above structure of the semiconductor device, the 5 sum of thicknesses of the first oxide semiconductor layer and the second oxide semiconductor layer is greater than or equal to 3 nm and less than or equal to 50 nm.

[0032]

In the above structure of the semiconductor device, insulating layers having substantially the same shape as the source electrode layer and the drain electrode layer 10 are included over the source electrode layer and the drain electrode layer.

[0033]

In the above structure of the semiconductor device, portions in contact with the second oxide semiconductor layer of the source electrode layer and the drain electrode layer include a material having a low oxygen affinity.

15 [0034]

Another embodiment of the disclosed invention is a manufacturing method of a semiconductor device, which includes the steps of forming a first oxide semiconductor layer over a substrate having an insulating surface; performing first heat treatment to cause crystal growth from a surface of the first oxide semiconductor layer toward an 20 inside, so that a crystalline region having c-axis aligned in a direction substantially perpendicular to the surface is formed in the first oxide semiconductor layer; forming a second oxide semiconductor layer over the first oxide semiconductor layer; performing second heat treatment to cause crystal growth from the crystalline region and crystallize the second oxide semiconductor layer; forming a conductive layer over the second oxide 25 semiconductor layer; etching the conductive layer to form a source electrode layer and a drain electrode layer; forming a gate insulating layer covering the second oxide semiconductor layer, the source electrode layer, and the drain electrode layer; and forming a gate electrode layer over the gate insulating layer and in a region overlapping with the second oxide semiconductor layer.

30 [0035]

Another embodiment of the disclosed invention is a manufacturing method of a semiconductor device, which includes the steps of forming a first gate electrode layer

over a substrate having an insulating surface; forming a first gate insulating layer covering the first gate electrode layer; forming a first oxide semiconductor layer over the first gate insulating layer; performing first heat treatment to cause crystal growth from a surface of the first oxide semiconductor layer toward an inside, so that a  
5 crystalline region having c-axis aligned in a direction substantially perpendicular to the surface is formed in the first oxide semiconductor layer; forming a second oxide semiconductor layer over the first oxide semiconductor layer; performing second heat treatment to cause crystal growth from the crystalline region and crystallize the second oxide semiconductor layer; forming a conductive layer over the second oxide  
10 semiconductor layer; etching the conductive layer to form a source electrode layer and a drain electrode layer; forming a second gate insulating layer covering the second oxide semiconductor layer, the source electrode layer, and the drain electrode layer; and forming a second gate electrode layer over the second gate insulating layer and in a region overlapping with the second oxide semiconductor layer.

15 [0036]

In the above structure of the manufacturing method of a semiconductor device, the first oxide semiconductor layer has a thickness greater than or equal to 3 nm and less than or equal to 15 nm.

[0037]

20 In the above structure of the manufacturing method of a semiconductor device, a polycrystalline region is formed as the crystalline region of the first oxide semiconductor layer.

[0038]

25 In the above structure of the manufacturing method of a semiconductor device, the second heat treatment makes the second oxide semiconductor layer be a polycrystalline oxide semiconductor layer.

[0039]

30 In the above structure of the manufacturing method of a semiconductor device, the first heat treatment and the second heat treatment make the first oxide semiconductor layer and the second oxide semiconductor layer be polycrystalline oxide semiconductor layers.

[0040]

In the above structure of the manufacturing method of a semiconductor device, the second heat treatment causes the crystal growth so that c-axis is aligned in a direction substantially perpendicular to a surface of the second oxide semiconductor layer.

5 [0041]

In the above structure of the manufacturing method of a semiconductor device, the second oxide semiconductor layer is formed by a sputtering method using a metal oxide target having a composition ratio, In:Ga:Zn = 1:x:y (x is greater than or equal to 0 and less than or equal to 2, and y is greater than or equal to 1 and less than or equal to 10 5).

[0042]

In the above structure of the manufacturing method of a semiconductor device, the metal oxide target has a composition ratio, In:Ga:Zn = 1:x:y (x = 1, y = 1).

[0043]

15 In the above structure of the manufacturing method of a semiconductor device, the metal oxide target has a composition ratio, In:Ga:Zn = 1:x:y (x = 0, y = 1).

[0044]

20 In the above structure of the manufacturing method of a semiconductor device, insulating layers having substantially the same shape as the source electrode layer and the drain electrode layer are formed over the source electrode layer and the drain electrode layer.

[0045]

25 In the above structure of the manufacturing method of a semiconductor device, portions in contact with the second oxide semiconductor layer in the source electrode layer and the drain electrode layer are formed using a material having a low oxygen affinity.

[0046]

30 In the above-described manufacturing method, annealing is performed after the formation of the first oxide semiconductor layer, and the second oxide semiconductor layer is formed over the first oxide semiconductor layer. Then, crystal growth is caused from the surface of the first oxide semiconductor layer toward the surface of the

second oxide semiconductor layer. The first oxide semiconductor layer corresponds to a seed crystal for the second oxide semiconductor layer. It is important that the crystalline (e.g., polycrystalline) second oxide semiconductor layer be formed over the first oxide semiconductor layer.

5 [0047]

As the crystallinity of the oxide semiconductor layers is increased, the amount of shift in threshold voltage of the transistor in a BT test can be reduced, so that high reliability can be realized. In the transistor formed using the oxide semiconductor layer including the c-axis-aligned polycrystalline layer, the amount of shift in threshold 10 voltage of the transistor can be reduced in the BT test in which the transistor is continuously irradiated with light. Accordingly, the transistor having stable electric characteristics can be manufactured.

[0048]

In addition, as the crystallinity of the oxide semiconductor layers is increased, 15 temperature dependence of electric characteristics of the transistor, for example, the amount of change in on-state current or off-state current in a temperature range of from  $-30^{\circ}\text{C}$  to  $120^{\circ}\text{C}$  can be suppressed. Although the operation temperature range of a general display panel is higher than or equal to  $0^{\circ}\text{C}$  and lower than or equal to  $40^{\circ}\text{C}$ , for example, an in-car display panel needs heat resistance against a temperature higher 20 than or equal to  $-30^{\circ}\text{C}$  and lower than or equal to  $85^{\circ}\text{C}$ , or further up to  $105^{\circ}\text{C}$ . Without limitation to a display panel, an oxide semiconductor layer having high crystallinity can be used for a switching element or a driver circuit; in such a case, a device capable of withstanding various severe circumstances can be obtained, which is advantageous for expanding usage or application fields.

25 [0049]

Further, higher crystallinity of the oxide semiconductor layer can realize a transistor having a higher field-effect mobility.

[0050]

The above-described oxide semiconductor layers all include metal oxide, and 30 can be formed using an In-Sn-Ga-Zn-O-based film which is a four-component metal oxide; an In-Ga-Zn-O-based film, an In-Sn-Zn-O-based film, an In-Al-Zn-O-based film,

a Sn-Ga-Zn-O-based film, an Al-Ga-Zn-O-based film, or a Sn-Al-Zn-O-based film which are three-component metal oxides; an In-Zn-O-based film, a Sn-Zn-O-based film, an Al-Zn-O-based film, a Zn-Mg-O-based film, a Sn-Mg-O-based film, or an In-Mg-O-based film which are two-component metal oxides; or an In-O-based film, a Sn-O-based film, a Zn-O-based film, or the like.

5

[0051]

For the above-described oxide semiconductor layers, a thin film represented by  $\text{InMO}_3(\text{ZnO})_m$  ( $m > 0$ , and  $m$  is not a natural number) can be used. Here,  $M$  represents one or more metal elements selected from Ga, Al, Mn, and Co. For example,  $M$  may 10 be Ga, Ga and Al, Ga and Mn, Ga and Co, or the like. A material represented by  $\text{InGa}_x\text{Zn}_y\text{O}_z$  can be used. Here, x, y, and z are arbitrary numbers. In addition, x, y, and z are not necessarily integers and may be non-integer numbers. Further, x may be zero, but y is preferably not zero. For example, In-Zn-O where x is zero may be used. In addition, an oxide semiconductor material expressed by In-Ga-Zn-O in this 15 specification is  $\text{InGaO}_3(\text{ZnO})_m$  ( $m > 0$ , and  $m$  is not a natural number), and it can be confirmed by analysis using ICP-MS or RBS that  $m$  is not a natural number. In addition, the case where x is 1 and y is 1, the case where x is 1 and y is 0.5, or the like may be employed. It is preferable to use a purified oxide semiconductor having a carrier density lower than  $1 \times 10^{12} \text{ cm}^{-3}$ , preferably lower than  $1.45 \times 10^{10} \text{ cm}^{-3}$ .

20 [0052]

Metal oxides which have been reported so far are only a metal oxide in an amorphous state, a metal oxide in a polycrystalline state, or a metal oxide in a single-crystalline state which is obtained through treatment at a high temperature of approximately 1400 °C. However, as described above, a thin polycrystal film can be 25 formed at a relatively low temperature by a method in which a plate-shaped polycrystal of a metal oxide is formed and then crystal growth is caused using the plate-shaped polycrystal of the metal oxide as a seed. If formation of a thicker polycrystalline film is possible, industrial application is further expanded. Note that in order to obtain a fine thick polycrystalline film, flatness and smoothness of the substrate are preferably 30 high. This is because small unevenness of the substrate leads to local misalignment of the c-axis, and as crystal growth proceeds, a difference in the c-axis direction between

adjacent crystals produces defects such as crystal transition. Note that the plate-like crystal in the oxide semiconductor layer is preferably a crystal of  $\text{InGaZnO}_4$  ( $\text{In:Ga:Zn:O} = 1:1:1:4$ ). Alternatively, a crystal of  $\text{In}_2\text{Ga}_2\text{ZnO}_7$  ( $\text{In:Ga:Zn:O} = 2:2:1:7$ ) is preferable. A crystal whose c-axis is aligned in a direction perpendicular to the 5 surface of the oxide semiconductor layer, for example, a polycrystal, can be used.

[0053]

Note that in this specification and the like, the term "over" or "below" does not necessarily mean that a component is placed "directly on" or "directly under" another component. For example, the expression "a gate electrode layer over a gate insulating 10 layer" does not exclude the case where a component is placed between the gate insulating layer and the gate electrode layer. Moreover, the terms such as "over" and "below" are only used for convenience of description and can include the case where the positions of components are reversed, unless otherwise specified.

[0054]

15 In addition, in this specification and the like, the term such as "electrode" or "wiring" does not limit the function of the component. For example, an "electrode" can be used as part of "wiring", and the "wiring" can be used as part of the "electrode." In addition, the term "electrode" or "wiring" can also mean a combination of a plurality of "electrodes" and "wirings."

20 [0055]

Functions of a "source" and a "drain" are sometimes replaced with each other when a transistor of opposite polarity is used or when the direction of current flow is changed in circuit operation, for example. Therefore, the terms "source" and "drain" can be used to denote the drain and the source, respectively, in this specification.

25 [0056]

Note that in this specification and the like, the term "electrically connected" includes the case where components are connected through an "object having any electric function". There is no particular limitation on the "object having any electric function" as long as electric signals can be transmitted and received between 30 components that are connected through the object.

[0057]

Examples of the "object having any electric function" are a switching element such as a transistor, a resistor, an inductor, a capacitor, and an element with a variety of functions as well as an electrode and a wiring.

[0058]

5 In the disclosed invention, a purified oxide semiconductor layer is used for a semiconductor device. The purification means at least one of removing hydrogen, which causes an oxide semiconductor to change to an n-type oxide semiconductor, from the oxide semiconductor layer as much as possible and reducing defects, which are caused by oxygen deficiency in the oxide semiconductor layer, by supply of oxygen that  
10 the oxide semiconductor layer lacks.

[0059]

15 The purification is conducted in order to make the oxide semiconductor layer an i-type oxide semiconductor layer. Since an oxide semiconductor generally has an n-type conductivity, the off-state current is high. When the off-state current is high, switching characteristics are insufficient, which is not appropriate for semiconductor devices. Therefore, in an embodiment of the present invention, an oxide semiconductor layer is purified to change to an i-type or substantially i-type oxide semiconductor layer.

[0060]

20 In the disclosed invention, an oxide semiconductor layer including a crystalline region is used in a semiconductor device.

[0061]

25 Electric characteristics are different between the oxide semiconductor layer including a crystalline region and an oxide semiconductor layer without a crystalline region. For example, in an oxide semiconductor layer including a crystalline region whose c-axis is aligned in a direction substantially perpendicular to a surface, conductivity in a direction parallel to the surface of the oxide semiconductor layer is increased and an insulating property in a direction perpendicular to the surface of the oxide semiconductor layer is increased.

30 [0062]

Thus, when the oxide semiconductor layer including a crystalline region is used for a semiconductor device, the semiconductor device can have excellent electric

characteristics.

[0063]

In the oxide semiconductor layer including a crystalline region, entry of impurities into the oxide semiconductor layer is reduced as compared to the case of 5 using the oxide semiconductor layer without a crystalline region. For example, entry of water, hydrogen, or the like, which adversely affects the oxide semiconductor layer, is reduced in the oxide semiconductor layer including a crystalline region.

[0064]

Accordingly, the oxide semiconductor layer can be prevented from being 10 changed to an n-type oxide semiconductor layer after the deposition. That is, reliability of the semiconductor device can be increased.

[0065]

Thus, in an embodiment of the disclosed invention, a semiconductor device having high reliability and excellent characteristics is provided.

15 [0066]

As described above, it is understood that a variety of advantageous effects can be obtained when an oxide semiconductor, in particular, a purified intrinsic oxide semiconductor is used. In addition, when the intrinsic oxide semiconductor layer with a crystalline structure is realized as described in the disclosed invention, a novel 20 semiconductor device having excellent characteristics is realized.

#### BRIEF DESCRIPTION OF DRAWINGS

[0067]

In the accompanying drawings:

25 FIGS. 1A and 1B are cross-sectional views illustrating a semiconductor device;

FIGS. 2A to 2E are cross-sectional views illustrating a manufacturing process of a semiconductor device;

FIGS. 3A to 3D are cross-sectional views illustrating a manufacturing process of a semiconductor device;

30 FIGS. 4A to 4C are cross-sectional views each illustrating a semiconductor device;

FIGS. 5A to 5C are cross-sectional views each illustrating a semiconductor

device;

FIGS. 6A and 6B are cross-sectional views each illustrating a semiconductor device;

FIGS. 7A and 7B are cross-sectional views each illustrating a semiconductor device;

FIGS. 8A to 8D are cross-sectional views illustrating a manufacturing process of a semiconductor device;

FIGS. 9A to 9C are cross-sectional views illustrating a manufacturing process of a semiconductor device;

FIGS. 10A to 10C are cross-sectional views illustrating a manufacturing process of a semiconductor device;

FIGS. 11A to 11C are cross-sectional views each illustrating a semiconductor device;

FIGS. 12A to 12C are cross-sectional views each illustrating a semiconductor device;

FIG. 13 is a cross-sectional view illustrating a semiconductor device;

FIGS. 14A to 14C are cross-sectional views illustrating an embodiment of the invention;

FIG. 15A is a cross-sectional TEM photograph, and FIG. 15B is a schematic view thereof;

FIG. 16A is a cross-sectional TEM photograph after second heat treatment, and FIG. 16B is a schematic view thereof;

FIG. 17A is a cross-sectional TEM photograph of a comparative example, and FIG. 17B is a schematic view thereof;

FIG. 18 is a cross-sectional view of a transistor including an oxide semiconductor;

FIG. 19 is an energy band diagram (schematic diagram) along line A-A' in FIG. 18;

FIG. 20A shows a state in which a positive potential ( $+V_G$ ) is applied to a gate (GE), and FIG. 20B shows a state in which a negative potential ( $-V_G$ ) is applied to the gate (GE);

FIG. 21 shows relations between the vacuum level and the work function ( $\phi_M$ ) of a metal, and between the vacuum level and the electron affinity ( $\chi$ ) of an oxide semiconductor;

5 FIG. 22 is a diagram showing the amount of energy which induces injection of hot carriers in silicon (Si);

FIG. 23 is a diagram showing the amount of energy which induces injection of hot carriers in an In-Ga-Zn-O-based oxide semiconductor (IGZO);

FIG. 24 shows results of device simulation concerning the short-channel effect;

FIG. 25 shows results of device simulation concerning the short-channel effect;

10 FIG. 26 shows C-V (capacitance-voltage) characteristics;

FIG. 27 shows a relation between  $V_g$  and  $(1/C)^2$ ;

FIGS. 28A and 28B are cross-sectional views illustrating a semiconductor device;

FIG. 29 is a cross-sectional view illustrating a semiconductor device; and

15 FIGS. 30A to 30F illustrate electronic devices.

## BEST MODE FOR CARRYING OUT THE INVENTION

[0068]

20 Hereinafter, embodiments of the present invention will be described with reference to the drawings. Note that the present invention is not limited to the following description and it will be easily understood by those skilled in the art that modes and details can be modified in various ways without departing from the spirit and the scope of the present invention. Therefore, the present invention should not be construed as being limited to the description in the following embodiments.

25 [0069]

Note that the position, the size, the range, or the like of each structure illustrated in drawings and the like is not accurately represented in some cases for easy understanding. Therefore, the disclosed invention is not necessarily limited to such position, size, range, and the like disclosed in the drawings and the like.

30 [0070]

In this specification and the like, ordinal numbers such as "first", "second", and

“third” are used in order to avoid confusion among components, and the terms do not limit the components numerically.

[0071]

(Embodiment 1)

5 In this embodiment, a structure and a manufacturing method of a semiconductor device according to an embodiment of the invention disclosed will be described with reference to FIGS. 1A and 1B, FIGS. 2A to 2E, FIGS. 3A to 3D, and FIGS. 4A to 4C.

[0072]

10 <The structure of a semiconductor device>

FIGS. 1A and 1B are cross-sectional views illustrating a transistor 150 which is an example of the structure of a semiconductor device. Note that although the transistor 150 described here is an n-channel IGFET (insulated gate field-effect transistor) whose carriers are electrons, the transistor 150 may be a p-channel IGFET.

15 [0073]

The transistor 150 includes a first oxide semiconductor layer 104a provided over a substrate 100 with an insulating layer 102 provided therebetween, a second oxide semiconductor layer 106a provided over the first oxide semiconductor layer 104a, a source or drain electrode layer 108a and a source or drain electrode layer 108b which are electrically connected to the second oxide semiconductor layer 106a, a gate insulating layer 112 which covers the second oxide semiconductor layer 106a, the source or drain electrode layer 108a, and the source or drain electrode layer 108b, and a gate electrode layer 114 over the gate insulating layer 112 (see FIGS. 1A and 1B).

[0074]

25 In addition, an interlayer insulating layer 116 and an interlayer insulating layer 118 are provided over the transistor 150. Note that the interlayer insulating layer 116 and the interlayer insulating layer 118 are not requisite components and may be omitted as appropriate.

[0075]

30 For the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a, an In-Sn-Ga-Zn-O-based material which is a four-component metal oxide; an In-Ga-Zn-O-based material, an In-Sn-Zn-O-based material, an

In-Al-Zn-O-based material, a Sn-Ga-Zn-O-based material, an Al-Ga-Zn-O-based material, or a Sn-Al-Zn-O-based material which are three-component metal oxides; an In-Zn-O-based material, a Sn-Zn-O-based material, an Al-Zn-O-based material, a Zn-Mg-O-based material, a Sn-Mg-O-based material, or an In-Mg-O-based material which are two-component metal oxides; an In-O-based material, a Sn-O-based material, or a Zn-O-based material which are one-component metal oxides; or the like can be used.

[0076]

In addition, an oxide semiconductor material expressed by  $In\text{-}A\text{-}B\text{-}O$  may be used. Here,  $A$  represents one or plural kinds of elements selected from elements belonging to Group 13, such as gallium (Ga) or aluminum (Al), elements belonging to Group 14 typified by silicon (Si) or germanium (Ge), or the like. In addition,  $B$  represents one or plural kinds of elements selected from elements belonging to Group 12 typified by zinc (Zn). Note that the In content, the  $A$  content, and the  $B$  content are set freely, and the case where the  $A$  content is zero is included. On the other hand, the In content and the  $B$  content are not zero. In other words, the above expression includes In-Ga-Zn-O, In-Zn-O, and the like.

[0077]

In particular, an In-Ga-Zn-O-based oxide semiconductor material has sufficiently high resistance when there is no electric field and thus off-state current can be sufficiently reduced. In addition, having a high field-effect mobility, the In-Ga-Zn-O-based oxide semiconductor material is suitable for a semiconductor material used in a semiconductor device.

[0078]

As a typical example of the In-Ga-Zn-O-based oxide semiconductor material, one represented by  $InGaO_3(ZnO)_m$  ( $m > 0$ ) is given. Using  $M$  instead of Ga, there is an oxide semiconductor material expressed by  $InMO_3(ZnO)_m$  ( $m > 0$ ). Here,  $M$  denotes one or more of metal elements selected from gallium (Ga), aluminum (Al), iron (Fe), nickel (Ni), manganese (Mn), cobalt (Co), and the like. For example,  $M$  may be Ga, Ga and Al, Ga and Fe, Ga and Ni, Ga and Mn, Ga and Co, or the like. Note that the above-described compositions are derived from the crystal structures that the oxide semiconductor material can have and are only examples.

## [0079]

It is preferable that the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a be purified in such a manner that an impurity such as hydrogen is sufficiently removed from the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a and oxygen is supplied thereto. Specifically, the concentration of hydrogen in the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a is  $5 \times 10^{19} / \text{cm}^3$  or less, preferably  $5 \times 10^{18} / \text{cm}^3$  or less, and further preferably  $5 \times 10^{17} / \text{cm}^3$  or less. The first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a which are purified by sufficiently reducing the hydrogen concentration and supplying oxygen have a sufficiently low carrier density (e.g., less than  $1 \times 10^{12} / \text{cm}^3$ , preferably less than  $1.45 \times 10^{10} / \text{cm}^3$ ) as compared to a general silicon wafer (a silicon wafer to which a slight amount of an impurity element such as phosphorus or boron is added) having a carrier density of approximately  $1 \times 10^{14} / \text{cm}^3$ . The transistor 150 having extremely excellent off-state current characteristics can be obtained with the use of an i-type or substantially i-type oxide semiconductor. For example, when the drain voltage Vd is +1 V or +10 V and the gate voltage Vg ranges from -20 V to -5 V, the off-state current is  $1 \times 10^{-13} \text{ A}$  or less. Note that the hydrogen concentration in the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a was measured by secondary ion mass spectroscopy (SIMS).

## [0080]

Here, it is preferable that the first oxide semiconductor layer 104a include a crystalline region. The crystalline region is preferably a region including a surface of the first oxide semiconductor layer 104a, that is, a region including an interface between the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a, and is preferably a region including a crystal whose c-axis is aligned in a direction substantially perpendicular to the surface of the first oxide semiconductor layer 104a. For example, the crystalline region can include a crystal grain whose c-axis is aligned in a direction substantially perpendicular to the surface of the first oxide semiconductor layer 104a. Here, a "substantially perpendicular direction" means a direction within  $\pm 10^\circ$  from a perpendicular direction. Note that the crystalline region may be formed

only in the vicinity of the surface of the first oxide semiconductor layer 104a (e.g., a region from the surface to a distance (depth) of 2 nm or more and 10 nm or less) or may be formed to reach the bottom surface of the first oxide semiconductor layer 104a.

[0081]

5 In addition, the crystalline region preferably includes a plate-like crystal. Here, the plate-like crystal means a crystal that is grown in a planar manner and has a shape like a thin plate. The crystalline region preferably includes a polycrystal.

[0082]

10 The second oxide semiconductor layer 106a includes a crystal which is formed by crystal growth from the crystalline region of the first oxide semiconductor layer 104a.

[0083]

15 Here, since the second oxide semiconductor layer 106a includes the crystal which is formed by crystal growth from the crystalline region of the first oxide semiconductor layer 104a, the second oxide semiconductor layer 106a includes a crystal whose c-axis is aligned in a direction substantially perpendicular to the interface between the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a, as in the crystalline region of the first oxide semiconductor layer 104a. Here, a "substantially perpendicular direction" means a direction within  $\pm 10^\circ$  from a 20 perpendicular direction.

[0084]

In addition, the second oxide semiconductor layer 106a preferably includes a plate-like crystal, as in the crystalline region of the first oxide semiconductor layer 104a. The second oxide semiconductor layer 106a preferably includes a polycrystal.

25 [0085]

The second oxide semiconductor layer 106a may include not only the crystal which is formed by crystal growth from the crystalline region of the first oxide semiconductor layer 104a but also a crystal which is formed by crystal growth from the surface of the second oxide semiconductor layer 106a.

30 [0086]

In the case where the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a are formed using the same material (i.e., in the case of

homoepitaxy), the boundary between the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a might not be able to be identified. Although the boundary is shown by dotted lines in FIG. 1A, there is a case where the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a can be 5 regarded as one layer (see FIG. 1A). Both the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a include a polycrystal.

[0087]

Alternatively, the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a may be formed using different materials (see FIG. 1B). In 10 the case where the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a are formed using different materials (i.e., in the case of heteroepitaxy), for example, the first oxide semiconductor layer 104a can be formed using an In-Zn-O-based material which is a two-component metal oxide, and the second oxide semiconductor layer 106a can be formed using an In-Ga-Zn-O-based material 15 which is a three-component metal oxide.

[0088]

Since the second oxide semiconductor layer 106a is formed by crystal growth from the crystalline region of the first oxide semiconductor layer 104a, the second oxide semiconductor layer 106a has electrical anisotropy. For example, the conductivity in a 20 direction parallel to the surface of the second oxide semiconductor layer 106a is increased because the c-axis is aligned in a direction substantially perpendicular to the interface between the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a. In contrast, in a direction perpendicular to the surface of the second oxide semiconductor layer 106a, an insulating property is increased.

25 [0089]

A region serving as a channel formation region in the oxide semiconductor layer preferably has at least a flat surface. The first oxide semiconductor layer and the second oxide semiconductor layer are polycrystals, and c-axes of the polycrystals included in the first oxide semiconductor layer and the second oxide semiconductor 30 layer are aligned in the same direction. The variation in height of the surface of the second oxide semiconductor layer is preferably 1 nm or less (further preferably 0.2 nm or less) in a region overlapping with a gate electrode layer (the channel formation

region).

[0090]

As described above, with the use of the second oxide semiconductor layer 106a which is formed by crystal growth from the crystalline region of the purified first oxide 5 semiconductor layer 104a, a semiconductor device having favorable electric characteristics can be realized.

[0091]

The second oxide semiconductor layer 106a is comparatively stable, and thus can prevent entry of an impurity (e.g., water) thereto. Accordingly, the reliability of 10 the second oxide semiconductor layer 106a can be improved.

[0092]

The meaning of the purification of the oxide semiconductor to cause the oxide semiconductor to be an intrinsic (i-type) oxide semiconductor, an advantage of using such oxide semiconductor in a semiconductor device, and the like will be described 15 below.

[0093]

<Formation of an intrinsic oxide semiconductor>

Although a lot of researches on properties of an oxide semiconductor such as density of state (DOS) have been conducted, they do not include the idea of sufficiently 20 reducing the defect level itself. According to an embodiment of the disclosed invention, a purified intrinsic (i-type) oxide semiconductor is formed by removing water or hydrogen which might cause the increase in the DOS from the oxide semiconductor. This is based on the idea of sufficiently reducing the DOS itself. Thus, excellent industrial products can be manufactured.

25 [0094]

Note that when hydrogen, water, or the like is removed, oxygen is also removed in some cases. Therefore, it is favorable that the oxide semiconductor be further purified to be an intrinsic (i-type) oxide semiconductor by supplying oxygen to 30 dangling bonds of metal which are generated by oxygen deficiency and thereby reducing the DOS resulted from oxygen deficiency. For example, the DOS resulted from oxygen deficiency can be reduced in the following manner: an oxide film having excessive oxygen is formed in a close contact with a channel formation region; and heat

treatment at higher than or equal to 200 °C and lower than or equal to 400 °C, typically, approximately 250 °C, is performed so that oxygen is supplied to the oxide semiconductor from the oxide film. The gas may be switched from an inert gas to a gas containing oxygen during the heat treatment. Further, oxygen can be supplied to an oxide semiconductor by performing a temperature decreasing step in an atmosphere from which hydrogen, water, or the like is sufficiently removed or an oxygen atmosphere, successively after the heat treatment.

[0095]

It can be considered that a factor of deterioration of oxide semiconductor characteristics is a shallow level formed due to excessive hydrogen at 0.1 eV to 0.2 eV below the conduction band, a deep level resulted from oxygen deficiency, or the like. The technical idea of thoroughly removing hydrogen and sufficiently supplying oxygen in order to eliminate these defects would be reasonable.

[0096]

Note that although an oxide semiconductor generally has an n-type conductivity, in one embodiment of the disclosed invention, an i-type oxide semiconductor is obtained by removing an impurity such as water or hydrogen and supplying oxygen that is a component of the oxide semiconductor. In this respect, it can be said that one embodiment of the invention disclosed herein includes a novel technical idea because it is different from an i-type semiconductor such as silicon added with an impurity element.

[0097]

When the i-type oxide semiconductor is used, favorable temperature characteristics of the transistor can be obtained. Typically, as for current-voltage characteristics of the transistor, in the temperature range from -25 °C to 150 °C, on-state current, off-state current, field-effect mobility, S value, and threshold voltage hardly vary, and thus the current-voltage characteristics hardly deteriorate due to the temperature.

[0098]

The transistor using an oxide semiconductor described in this embodiment has a mobility approximately two digits lower than that of a transistor using silicon carbide.

However, the current value of the transistor using an oxide semiconductor can be increased by increasing the drain voltage or the channel width (W); thus, device characteristics can be improved.

[0099]

5 A technical idea of this embodiment is to purify an oxide semiconductor itself by intentionally removing an impurity such as water or hydrogen which undesirably exists in the oxide semiconductor, without adding an impurity into the oxide semiconductor. In other words, a technical idea of this embodiment is to purify an oxide semiconductor by removing water or hydrogen that forms a donor level and  
10 sufficiently supplying oxygen which is a main component of the oxide semiconductor so as to reduce oxygen deficiency.

[0100]

According to the measurement by SIMS (secondary ion mass spectroscopy), hydrogen exists in the oxide semiconductor at approximately  $1 \times 10^{20} \text{ cm}^{-3}$  at the time  
15 right after the deposition of the oxide semiconductor. Water or hydrogen which causes a donor level is intentionally removed and oxygen (one of the components of the oxide semiconductor) which is decreased with the removal of water or hydrogen is added to the oxide semiconductor, whereby the oxide semiconductor is purified to be an electrically intrinsic (i-type) semiconductor.

20 [0101]

Further, in the embodiments, it is preferable that the amount of water and hydrogen be as small as possible, and it is also preferable that the number of carriers in an oxide semiconductor be as small as possible. In other words, a carrier density of less than  $1 \times 10^{12} \text{ cm}^{-3}$ , preferably less than  $1.4 \times 10^{10} \text{ cm}^{-3}$  which is less than or equal  
25 to the measurement limit is needed. In addition, an ideal carrier density is  $0 \text{ cm}^{-3}$  or approximately  $0 \text{ cm}^{-3}$  in the technical idea of this embodiment. In particular, when an oxide semiconductor is subjected to heat treatment in an oxygen atmosphere, a nitrogen atmosphere, or an atmosphere of ultra-dry air (air in which the water content is less than or equal to 20 ppm, preferably less than or equal to 1 ppm, and more preferably less  
30 than or equal to 10 ppb) at a temperature higher than or equal to 450 °C and lower than or equal to 850 °C, preferably higher than or equal to 550 °C and lower than or equal to

750 °C, water or hydrogen which serves as an n-type impurity can be removed and the oxide semiconductor can be purified. In addition, when the oxide semiconductor is purified by removing an impurity such as water or hydrogen, the carrier density thereof can be less than  $1 \times 10^{12} \text{ cm}^{-3}$ , preferably less than  $1.4 \times 10^{10} \text{ cm}^{-3}$  which is less than or 5 equal to the measurement limit.

[0102]

In addition, when the heat treatment is performed at a high temperature of higher than or equal to 450 °C and lower than or equal to 850 °C, preferably higher than or equal to 600 °C and lower than or equal to 700 °C, the oxide semiconductor can be 10 purified and also crystallized, and crystal growth proceeds from a surface of the oxide semiconductor toward the inside thereof, so that the oxide semiconductor becomes a polycrystalline layer whose c-axis is aligned.

[0103]

According to an embodiment of the present invention, a polycrystalline layer 15 whose c-axis is aligned is used as a seed crystal, a second oxide semiconductor is formed thereover, and heat treatment is performed at a temperature higher than or equal to 450 °C and lower than or equal to 850 °C, preferably higher than or equal to 550 °C and lower than or equal to 750 °C, so that the second oxide semiconductor can become a polycrystalline layer whose c-axis is aligned in a manner similar to that of the seed 20 crystal. That is to say, ideal axial growth or epitaxial growth in which the c-axis of the seed crystal and the c-axis of the second oxide semiconductor are aligned in the same direction can be performed.

[0104]

The second oxide semiconductor whose c-axis is aligned in the same direction 25 as that of the seed crystal can be obtained not only by solid-phase growth caused by the heat treatment after deposition, but also by crystal growth during deposition in which the second oxide semiconductor is deposited typically by sputtering under the state of being heated at a temperature higher than or equal to 200 °C and lower than or equal to 600 °C.

30 [0105]

In addition, carriers in the oxide semiconductor are reduced, or preferably all

carriers are removed, so that the oxide semiconductor serves as a path through which carriers pass in a transistor. As a result, the oxide semiconductor is a purified i-type (intrinsic) semiconductor which has no carrier or very few carriers, so that off-state current of a transistor in an off state can be extremely low, which is the technical idea of

5 this embodiment.

[0106]

In addition, when the oxide semiconductor serves as a path, and the oxide semiconductor itself is a purified i-type (intrinsic) semiconductor which has no carriers or very few carriers, carriers are supplied by a source electrode and a drain electrode.

10 When the electron affinity  $\chi$  and the Fermi level, preferably the Fermi level corresponding to the intrinsic Fermi level in the oxide semiconductor and the work functions of the source electrode and the drain electrode are appropriately selected, carriers can be injected from the source electrode and the drain electrode. Therefore, an n-channel transistor and a p-channel transistor can be manufactured appropriately.

15 [0107]

In a lateral transistor in which a channel is formed substantially parallel to a substrate, a source and a drain as well as the channel need to be provided, so that the area occupied by the transistor in the substrate is increased, which hinders miniaturization. However, in a vertical transistor, a source, a channel, and a drain are 20 stacked, whereby the area occupied by the transistor in a substrate surface can be reduced. As a result of this, it is possible to miniaturize the thin film transistor.

[0108]

As described above, the oxide semiconductor film is purified so as to contain impurities that are not main components of the oxide semiconductor film, typically 25 hydrogen, water, a hydroxyl group, or hydride, as little as possible and is made to include a polycrystalline region, whereby favorable operation of the transistor can be obtained. Specifically, the withstand voltage can be increased, a short-channel effect can be reduced, and an on/off ratio can be increased. In addition, the amount of shift in threshold voltage of the transistor in the BT test can be reduced, so that high 30 reliability can be realized. Further, the temperature dependence of electric characteristics can be reduced. In the transistor formed using the oxide semiconductor layer including the c-axis-aligned polycrystalline layer, the amount of shift in threshold

voltage of the transistor can be reduced in the BT test in which the transistor is continuously irradiated with light. Accordingly, the transistor having stable electric characteristics can be manufactured.

[0109]

5 <Advantage of the process over other semiconductor materials>

As a semiconductor material that can be compared to an oxide semiconductor, silicon carbide (e.g., 4H-SiC) or the like can be given. There are some commonalities between an oxide semiconductor and 4H-SiC. The carrier concentration is one example of the commonalities between the oxide semiconductor and 4H-SiC. In 10 accordance with Fermi-Dirac distribution, the minority carrier density of an oxide semiconductor is estimated to be approximately  $10^7$  /cm<sup>3</sup>. This value of the minority carrier density is extremely small similarly to that of 4H-SiC, which is  $6.7 \times 10^{-11}$  /cm<sup>3</sup>. When the minority carrier density of an oxide semiconductor is compared with the 15 intrinsic carrier density of silicon (approximately  $1.4 \times 10^{10}$  /cm<sup>3</sup>), it can be understood well that the minority carrier density of an oxide semiconductor is significantly low.

[0110]

In addition, the energy band gap of the oxide semiconductor is greater than or equal to 3.0 eV and less than or equal to 3.5 eV, and the energy band gap of 4H-SiC is 3.26 eV. Therefore, an oxide semiconductor is similar to silicon carbide in that they 20 are both wide-gap semiconductors.

[0111]

On the other hand, there is a major difference between an oxide semiconductor and silicon carbide, that is, the process temperature. In general, a heat treatment at 25 higher than or equal to 1500 °C and lower than or equal to 2000 °C is required when using silicon carbide. At such a high temperature, a semiconductor substrate, a semiconductor element, or the like using a material other than silicon carbide is damaged, and thus, it is difficult to form a semiconductor element using silicon carbide over a semiconductor element using a semiconductor material other than silicon carbide. On the other hand, an oxide semiconductor can be obtained through heat treatment at 30 higher than or equal to 300 °C and lower than or equal to 800 °C. Therefore, it is possible to form a semiconductor element using an oxide semiconductor after forming

an integrated circuit using another semiconductor material.

[0112]

In the case of using an oxide semiconductor, there is an advantage that it is possible to use a substrate having low heat resistance such as a glass substrate, which is different from the case where silicon carbide is used. Moreover, an oxide semiconductor can be obtained without high-temperature heat treatment so that energy cost can be reduced sufficiently as compared with the case of using silicon carbide. Further, in silicon carbide, a crystal defect or a small amount of impurities which is introduced into the silicon carbide without intention is a factor that generates carriers.

10 In theory, a low carrier density equivalent to that of the oxide semiconductor of the present invention can be obtained in the case of silicon carbide; however, it is practically difficult to obtain a carrier density of  $10^{12} /cm^3$  or lower because of the above-described reasons. The same is true when the oxide semiconductor is compared to gallium nitride which is also known as a wide band-gap semiconductor.

15 [0113]

<Conduction mechanism of a transistor including an oxide semiconductor>

The conduction mechanism of a transistor including an oxide semiconductor will be described with reference to FIG. 18, FIGS. 19A and 19B, FIGS. 20A and 20B, and FIG. 21. Note that the following description is based on the assumption of an ideal 20 situation for easy understanding and does not entirely reflect a real situation. In addition, the following description is only one consideration.

[0114]

FIG. 18 is a cross-sectional view of a transistor (thin film transistor) including an oxide semiconductor. An oxide semiconductor layer (OS) is provided over a gate electrode (GE) with a gate insulating layer (GI) provided therebetween, and a source electrode (S) and a drain electrode (D) are provided over the oxide semiconductor layer.

[0115]

FIG. 19 is energy band diagram (schematic diagram) of a cross section taken along line A-A' in FIG. 18. In FIG. 19, a black circle (●) and a white circle (○) 30 represent an electron and a hole and have electric charges ( $-q$ ,  $+q$ ), respectively. With a positive voltage ( $V_D > 0$ ) applied to the drain electrode, the dashed line shows the case

where no voltage is applied to the gate electrode ( $V_G = 0$ ) and the solid line shows the case where a positive voltage is applied to the gate electrode ( $V_G > 0$ ). In the case where no voltage is applied to the gate electrode, carriers (electrons) are not injected to the oxide semiconductor side from an electrode because of high potential barrier, so that 5 a current does not flow, which means an off state. On the other hand, when a positive voltage is applied to the gate electrode, potential barrier is lowered, and thus a current flows, which means an on state.

[0116]

FIGS. 20A and 20B are energy band diagrams (schematic diagrams) of a cross section taken along line B-B' in FIG. 18. FIG. 20A illustrates a state where a positive potential ( $V_G > 0$ ) is applied to the gate electrode (GE) and an on state where carriers (electrons) flow between the source electrode and the drain electrode. FIG. 20B illustrates a state where a negative potential ( $V_G < 0$ ) is applied to the gate electrode (GE) and an off state (a minority carrier does not flow).

15 [0117]

FIG. 21 shows the relations between the vacuum level and the work function of a metal ( $\phi_M$ ) and between the vacuum level and the electron affinity ( $\chi$ ) of an oxide semiconductor.

[0118]

20 Because electrons in a metal are degenerated at room temperature, the Fermi level is located in the conduction band. On the other hand, a conventional oxide semiconductor is an n-type semiconductor, in which case the Fermi level ( $E_F$ ) is away from the intrinsic Fermi level ( $E_i$ ) located in the middle of a band gap and is located closer to the conduction band. Note that it is known that part of hydrogen is a donor in 25 an oxide semiconductor and is one factor causing an oxide semiconductor to be an n-type semiconductor. Further, oxygen deficiency is known as one of the causes to produce an n-type oxide semiconductor.

[0119]

30 In contrast, an oxide semiconductor according to an embodiment of the disclosed invention is an oxide semiconductor that is made to be intrinsic (i-type) or to be close to intrinsic in the following manner: hydrogen, which is the cause to produce

an n-type oxide semiconductor, is removed from the oxide semiconductor for purification, so that the oxide semiconductor includes an element (impurity element) other than main components of the oxide semiconductor as little as possible, and in addition oxygen deficiency is removed. That is, a feature of an embodiment of the present invention is that an oxide semiconductor is made to be or be close to a purified i-type (intrinsic) semiconductor not by addition of an impurity element but by removal of impurities such as hydrogen and water and oxygen deficiency as much as possible. Thus, the Fermi level ( $E_F$ ) can be comparable with the intrinsic Fermi level ( $E_i$ ).

[0120]

It is said that the band gap ( $E_g$ ) of an oxide semiconductor is 3.15 eV and the electron affinity ( $\chi$ ) is 4.3 V. The work function of titanium (Ti) used for forming the source and drain electrodes is substantially equal to the electron affinity ( $\chi$ ) of the oxide semiconductor. In that case, a Schottky barrier for electrons is not formed at an interface between the metal and the oxide semiconductor.

[0121]

At that time, as illustrated in FIG. 20A, the electron travels in the vicinity of the interface between the gate insulating layer and the purified oxide semiconductor (the bottom portion of the oxide semiconductor, which is energetically stable).

[0122]

As illustrated in FIG. 20B, when a negative potential is supplied to the gate electrode (GE), a hole which is a minority carrier does not exist substantially. Thus, the current value is substantially close to 0.

[0123]

In such a manner, the oxide semiconductor becomes intrinsic (i-type) or substantially intrinsic by being purified so as to contain an element (impurity element) other than its main components as little as possible. Thus, characteristics of the interface between the oxide semiconductor and the gate insulating layer become obvious. For that reason, the gate insulating layer needs to form a favorable interface with the oxide semiconductor. Specifically, it is preferable to use the following insulating layer, for example: an insulating layer formed by a CVD method using high-density plasma generated at a power supply frequency in the range of the VHF

band to the microwave band, or an insulating layer formed by a sputtering method.

[0124]

By purifying the oxide semiconductor and forming a favorable interface between the oxide semiconductor and the gate insulating layer, for example, when the 5 channel width (W) of a transistor is  $1 \times 10^4 \mu\text{m}$  and the channel length (L) thereof is 3  $\mu\text{m}$ , characteristics such as an off-state current of less than or equal to  $1 \times 10^{-13} \text{ A}$  and a subthreshold swing value (S value) of 0.1 V/dec. (the thickness of the gate insulating layer: 100 nm) can be realized.

[0125]

10 When the oxide semiconductor is purified as described above so as to contain an element (impurity element) other than its main elements as little as possible, the transistor can operate in a favorable manner.

[0126]

<Resistance to hot carrier degradation of a transistor using an oxide semiconductor>

15 Next, the resistance to hot carrier degradation of a transistor using an oxide semiconductor will be described with reference to FIG. 22 and FIG. 23. Note that the following description is based on the assumption of an ideal situation for easy understanding and does not entirely reflect a real situation. In addition, the following description is only one consideration.

20 [0127]

Main causes of hot carrier degradation are channel hot electron injection (CHE injection) and drain avalanche hot carrier injection (DAHC injection). Note that only electrons are considered below for simplicity.

[0128]

25 CHE injection refers to a phenomenon in which electrons in a semiconductor layer which have gained energy higher than that of the barrier of a gate insulating layer are injected into the gate insulating layer or the like. Electrons gain energy by being accelerated by a low electric field.

[0129]

30 DAHC injection refers to a phenomenon in which electrons generated by collision of electrons accelerated by a high voltage are injected into a gate insulating

layer or the like. A difference between DAHC injection and CHE injection is whether or not they involve avalanche breakdown caused by impact ionization. Note that DAHC injection requires electrons having a kinetic energy higher than a band gap of a semiconductor.

5 [0130]

FIG. 22 shows the amount of energy which induces injection of hot carriers, which is estimated from the band structure of silicon (Si). FIG. 23 shows the amount of energy which induces injection of hot carriers, which is estimated from the band structure of an In-Ga-Zn-O-based oxide semiconductor (IGZO). In FIG. 22 and FIG. 10 23, the diagram on the left shows CHE injection and the diagram on the right shows DAHC injection.

[0131]

Regarding silicon, degradation caused by DAHC injection is more serious than that caused by CHE injection. This results from the fact that silicon has a narrow band 15 gap and avalanche breakdown readily occurs therein. Since carriers (e.g., electrons) which are accelerated without collision are very few in silicon, the probability of CHE injection is low. On the other hand, the avalanche breakdown increases the number of electrons capable of travelling over the barrier of the gate insulating layer, and thus the probability of DAHC injection readily becomes higher than that of CHE injection.

20 [0132]

Regarding an In-Ga-Zn-O-based oxide semiconductor, the amount of energy which induces CHE injection does not greatly differ from that in the case of silicon, whereas the amount of energy which induces DAHC injection is substantially equal to the amount of energy which induces CHE injection due to the wide bandgap. That is, 25 the probability of DAHC injection is low.

[0133]

In a similar manner to that of silicon, carriers (e.g., electrons) which are accelerated without collision are very few; accordingly, the probability of CHE injection is also low. That is, an In-Ga-Zn-O-based oxide semiconductor has high resistance to 30 hot carrier degradation as compared to silicon.

[0134]

<Short-channel effect in a transistor using an oxide semiconductor>

Next, a short-channel effect in a transistor using an oxide semiconductor will be described with reference to FIG. 24. Note that the following description is based on the assumption of an ideal situation for easy understanding and does not entirely reflect a real situation. In addition, the following description is only one consideration.

5 [0135]

The short-channel effect refers to degradation of electric characteristics which becomes obvious with miniaturization of a transistor (a reduction in channel length (L)). The short-channel effect results from the effect of a drain on a source. Specific examples of the short-channel effect are a decrease in threshold voltage, an increase in 10 subthreshold swing (S value), an increase in leakage current, and the like.

[0136]

Here, a structure capable of suppressing a short-channel effect is examined by device simulation. Specifically, four kinds of models each having a different carrier density and a different thickness of an oxide semiconductor layer were prepared, and the 15 relationship between a channel length (L) and a threshold voltage ( $V_{th}$ ) was checked. As the models, bottom-gate transistors were employed, each of which had a carrier density of  $1.7 \times 10^{-8} /cm^3$  or  $1.0 \times 10^{15} /cm^3$  and an oxide semiconductor layer with a thickness of 1  $\mu m$  or 30 nm. Note that an In-Ga-Zn-O-based oxide semiconductor was used for the oxide semiconductor, and a silicon oxynitride film with a thickness of 100 20 nm was used as a gate insulating layer.

[0137]

Note that there is no significant difference in calculation results between a top-gate transistor and a bottom-gate transistor.

[0138]

25 FIG. 24 and FIG. 25 show calculation results. FIG. 24 shows the case where the carrier density is  $1.7 \times 10^{-8} /cm^3$  and FIG. 25 shows the case where the carrier density is  $1.0 \times 10^{15} /cm^3$ . The results show that a short-channel effect can be suppressed by a reduction in thickness of an oxide semiconductor layer in a transistor including an oxide semiconductor. For example, in the case where the channel length 30 is approximately 1  $\mu m$ , even with an oxide semiconductor layer having a sufficiently low carrier density, it can be understood that a short-channel effect can be sufficiently

suppressed when the thickness of the oxide semiconductor layer is set to about 3 nm to 50 nm, preferably about 3 nm to 20 nm, typically about 20 nm.

[0139]

<Carrier density of an oxide semiconductor>

5 One of technical ideas according to the invention disclosed herein is that an oxide semiconductor layer is made close to an intrinsic (i-type) oxide semiconductor layer as much as possible by a sufficient reduction in carrier density of the oxide semiconductor layer. A method for obtaining the carrier density and the carrier density measured in an oxide semiconductor layer will be described below with reference to  
10 FIG. 26 and FIG. 27.

[0140]

The carrier density in an oxide semiconductor layer can be obtained in such a manner that a MOS capacitor including the oxide semiconductor layer is formed and the result of C-V measurement (C-V characteristics) of the MOS capacitor is evaluated.

15 [0141]

The carrier density is measured in the following three steps: Step 1 for obtaining C-V characteristics by plotting the relation between the gate voltage  $V_g$  and the capacitance  $C$  of a MOS capacitor; Step 2 for obtaining a graph representing the relation between the gate voltage  $V_g$  and  $(1/C)^2$  from the C-V characteristics and 20 obtaining a differential value of  $(1/C)^2$  in a weak inversion region in the graph; and Step 3 for substituting the obtained differential value into the following Formula 1 representing the carrier density  $N_d$ . Note that in Formula 1,  $e$  represents the elementary electric charge,  $\epsilon_0$  represents the dielectric constant of a vacuum, and  $\epsilon$  represents the relative dielectric constant of an oxide semiconductor.

25 [0142]

[Formula 1]

$$N_d = - \left( \frac{2}{e \epsilon_0 \epsilon} \right) \left/ \frac{d(1/C)^2}{dV} \right.$$

[0143]

As a sample for the measurement, a MOS capacitor having the following  
30 structure was used. The MOS capacitor includes a 300-nm-thick titanium layer over a

glass substrate, a 100-nm-thick titanium nitride layer over the titanium layer, a 2- $\mu$ m-thick oxide semiconductor layer using an In-Ga-Zn-O-based oxide semiconductor (a-IGZO) over the titanium nitride layer, a 300-nm-thick silicon oxynitride layer over the oxide semiconductor layer, and a 300-nm-thick silver layer over the silicon oxynitride layer.

5 [0144]

The oxide semiconductor layer was formed by a sputtering method using a target for depositing an oxide semiconductor including In, Ga, and Zn (In:Ga:Zn = 1:1:0.5 [atom%]). The atmosphere in which the oxide semiconductor layer was 10 formed was a mixed atmosphere of argon and oxygen (the flow rates of Ar and O<sub>2</sub> were 30 (sccm) and 15 (sccm), respectively).

15 [0145]

FIG. 26 shows C-V characteristics. FIG. 27 shows the relation between V<sub>g</sub> and (1/C)<sup>2</sup>. The carrier density obtained from Formula 1 using the differential value of 15 (1/C)<sup>2</sup> in the weak inversion region in FIG. 27 was  $6.0 \times 10^{10} /cm^3$ .

20 [0146]

With the use of an oxide semiconductor that becomes intrinsic or substantially intrinsic (e.g., the carrier density is less than  $1 \times 10^{12} /cm^3$  and preferably less than  $1.45 \times 10^{10} /cm^3$ ), a transistor with excellent off-state current characteristics can be obtained.

25 [0147]

As described above, it is understood that a variety of advantageous effects can be obtained when an oxide semiconductor, in particular, a purified intrinsic oxide semiconductor is used. In addition, when the intrinsic oxide semiconductor layer with a crystalline structure is realized as described in the disclosed invention, a novel 25 semiconductor device having excellent characteristics is realized.

[0148]

<Method for manufacturing a semiconductor device>

Next, a method for manufacturing a transistor 150 will be described with reference to FIGS. 2A to 2E and FIGS. 3A to 3D.

30 [0149]

An insulating layer 102 is formed over a substrate 100. Then, a first oxide

semiconductor layer is formed over the insulating layer 102, and first heat treatment is performed to crystallize at least a region including a surface of the first oxide semiconductor layer, whereby a first oxide semiconductor layer 104 is formed (see FIG. 2A).

5 [0150]

The substrate 100 may be any substrate that has an insulating surface and may be, for example, a glass substrate. It is preferable to use a glass substrate because it enables the mass production of a semiconductor device according to an embodiment of the present invention. The glass substrate is preferably a non-alkali glass substrate.

10 As a material of the non-alkali glass substrate, a glass material such as aluminosilicate glass, aluminoborosilicate glass, barium borosilicate glass, or the like is used, for example. Alternatively, as the substrate 100, an insulating substrate formed using an insulator such as a ceramic substrate, a quartz substrate, or a sapphire substrate, a semiconductor substrate which is formed using a semiconductor material such as silicon  
15 and whose surface is covered with an insulating material, or a conductive substrate which is formed using a conductor such as metal or stainless steel and whose surface is covered with an insulating material can be used. A plastic substrate can also be used as long as it can withstand heat treatment in a manufacturing process.

[0151]

20 The insulating layer 102 functions as a base and can be formed by a CVD method, a sputtering method, or the like. The insulating layer 102 is preferably formed so as to include silicon oxide, silicon nitride, silicon oxynitride, silicon nitride oxide, aluminum oxide, hafnium oxide, tantalum oxide, or the like. Note that the insulating layer 102 may have a single-layer structure or a stacked structure. There is no  
25 particular limitation on the thickness of the insulating layer 102; the insulating layer 102 can have a thickness greater than or equal to 10 nm and less than or equal to 500 nm, for example. The insulating layer 102 is not an essential component here; therefore, a structure in which the insulating layer 102 is not provided is also possible.

[0152]

30 If hydrogen, water, or the like is contained in the insulating layer 102, hydrogen may enter the oxide semiconductor layer or extract oxygen from the oxide semiconductor layer, whereby characteristics of the transistor may be degraded.

Therefore, it is desirable to form the insulating layer 102 so as to include as little hydrogen or water as possible.

[0153]

In the case of using a sputtering method or the like, for example, it is desirable that the insulating layer 102 be formed in a state where moisture remaining in the treatment chamber is removed. In order to remove moisture remaining in the treatment chamber, an adsorption-type vacuum pump such as a cryopump, an ion pump, or a titanium sublimation pump is preferably used. A turbo pump provided with a cold trap may be used. From the treatment chamber evacuated with a cryopump or the like, hydrogen, water, or the like is sufficiently removed; thus, the concentration of an impurity in the insulating layer 102 can be reduced.

[0154]

When the insulating layer 102 is formed, it is desirable to use a high-purity gas in which an impurity such as hydrogen or water is reduced so that the concentration is decreased to approximately a value expressed in the unit “ppm” (preferably, “ppb”).

[0155]

The first oxide semiconductor layer can be formed using an In-Sn-Ga-Zn-O-based material which is a four-component metal oxide; an In-Ga-Zn-O-based material, an In-Sn-Zn-O-based material, an In-Al-Zn-O-based material, a Sn-Ga-Zn-O-based material, an Al-Ga-Zn-O-based material, or a Sn-Al-Zn-O-based material which are three-component metal oxides; an In-Zn-O-based material, a Sn-Zn-O-based material, an Al-Zn-O-based material, a Zn-Mg-O-based material, a Sn-Mg-O-based material, or an In-Mg-O-based material which are two-component metal oxides; or an In-O-based material, a Sn-O-based material, a Zn-O-based material, or the like.

[0156]

In addition, an oxide semiconductor material expressed by  $In\text{-}A\text{-}B\text{-}O$  may be used. Here,  $A$  represents one or plural kinds of elements selected from elements belonging to Group 13, such as gallium (Ga) or aluminum (Al), elements belonging to Group 14 typified by silicon (Si) or germanium (Ge), or the like. In addition,  $B$  represents one or plural kinds of elements selected from elements belonging to Group 12 typified by zinc (Zn). Note that the In content, the  $A$  content, and the  $B$  content are

set freely, and the case where the *A* content is zero is included. On the other hand, the *In* content and the *B* content are not zero. In other words, the above expression includes In-Ga-Zn-O, In-Zn-O, and the like.

[0157]

5 In particular, an In-Ga-Zn-O-based oxide semiconductor material has sufficiently high resistance when there is no electric field and thus off-state current can be sufficiently reduced. In addition, having a high field-effect mobility, the In-Ga-Zn-O-based oxide semiconductor material is suitable for a semiconductor material used in a semiconductor device.

10 [0158]

As a typical example of the In-Ga-Zn-O-based oxide semiconductor material, one represented by  $\text{InGaO}_3(\text{ZnO})_m$  ( $m > 0$ ) is given. Using *M* instead of Ga, there is an oxide semiconductor material expressed by  $\text{InMO}_3(\text{ZnO})_m$  ( $m > 0$ ). Here, *M* denotes one or more of metal elements selected from gallium (Ga), aluminum (Al), iron (Fe), 15 nickel (Ni), manganese (Mn), cobalt (Co), and the like. For example, *M* may be Ga, Ga and Al, Ga and Fe, Ga and Ni, Ga and Mn, Ga and Co, or the like. Note that the above-described compositions are derived from the crystal structures that the oxide semiconductor material can have and are only examples.

[0159]

20 In this embodiment, the first oxide semiconductor layer is formed by a sputtering method using a target for depositing an In-Ga-Zn-O-based oxide semiconductor.

[0160]

As the target for depositing the first oxide semiconductor layer by a sputtering method, a metal oxide target containing zinc oxide as its main component can be used, 25 for example. The composition ratio of the target for depositing an oxide semiconductor including In, Ga, and Zn is such that  $\text{In:Ga:Zn} = 1:x:y$  ( $x$  is greater than or equal to 0 and less than or equal to 2, and  $y$  is greater than or equal to 1 and less than or equal to 5). For example, a target having such a composition ratio that  $\text{In:Ga:Zn} = 30 1:1:1$  [atomic ratio] ( $x = 1$ ,  $y = 1$ ) (that is,  $\text{In}_2\text{O}_3:\text{Ga}_2\text{O}_3:\text{ZnO} = 1:1:2$  [molar ratio]) may be used. As the target for depositing an oxide semiconductor, a target having such a

composition ratio that In:Ga:Zn = 1:1:0.5 [atomic ratio], a target having such a composition ratio that In:Ga:Zn = 1:1:2 [atomic ratio], or a target having such a composition ratio that In:Ga:Zn = 1:0:1 [atomic ratio] (x = 0, y = 1) can be used. In this embodiment, it is preferable to use a target for depositing an oxide semiconductor 5 which can easily induce crystallization, for later intentional crystallization induced by heat treatment.

[0161]

In addition, it is preferable that an oxide semiconductor contained in the target for depositing an oxide semiconductor have a relative density of 80 % or more, 10 preferably 95 % or more, further preferably 99.9 % or more. With a target for depositing an oxide semiconductor having a high relative density, the first oxide semiconductor layer is formed dense. In this embodiment, it is preferable to use a target for depositing an oxide semiconductor which can easily induce crystallization, for later intentional crystallization of the first oxide semiconductor layer induced by heat 15 treatment.

[0162]

The atmosphere in which the first oxide semiconductor layer is formed is preferably a rare gas (typically, argon) atmosphere, an oxygen atmosphere, or a mixed atmosphere of a rare gas (typically, argon) and oxygen. Specifically, it is preferable to 20 use a high-purity gas atmosphere, for example, from which an impurity such as hydrogen, water, a hydroxyl group, or hydride is removed so that the concentration is decreased to approximately a value expressed in the unit "ppm" (preferably, "ppb").

[0163]

At the time of forming the first oxide semiconductor layer, for example, the 25 substrate is held in a treatment chamber that is maintained at reduced pressure and the substrate temperature is set to a temperature higher than or equal to 100 °C and lower than or equal to 600 °C, preferably higher than or equal to 200 °C and lower than or equal to 400 °C. Then, a sputtering gas from which hydrogen and water are removed is introduced into the treatment chamber from which remaining moisture is removed, 30 and metal oxide is used as a target; thus, the first oxide semiconductor layer is formed. When the oxide semiconductor layer is formed while the substrate is heated, impurities

contained in the first oxide semiconductor layer can be reduced. In addition, damage by sputtering can be reduced. It is preferable to remove moisture or the like remaining in the sputtering apparatus before, during, or after the formation of the first oxide semiconductor layer. In order to remove moisture remaining in the treatment chamber, 5 an adsorption-type vacuum pump is preferably used. For example, a cryopump, an ion pump, a titanium sublimation pump, or the like can be used. Alternatively, a turbo pump provided with a cold trap may be used. Since hydrogen, water, or the like is removed from the treatment chamber which is evacuated with the cryopump, the concentration of impurities in the first oxide semiconductor layer can be reduced.

10 [0164]

For example, the deposition conditions of the first oxide semiconductor layer are as follows: the distance between the substrate and the target is 170 mm, the pressure is 0.4 Pa, the direct-current (DC) power is 0.5 kW, and the atmosphere is an oxygen atmosphere (the proportion of oxygen in the oxygen flow is 100 %). Note that the use 15 of a pulse direct-current (DC) power supply is preferable because it reduces dust (powder or flake-like substances produced at the time of deposition) and it makes the film thickness uniform. The thickness of the first oxide semiconductor layer is preferably greater than or equal to 3 nm and less than or equal to 15 nm, and is 5 nm in this embodiment. Note that the appropriate thickness varies depending on the material 20 of the oxide semiconductor, the usage, or the like, and thus the thickness is selected as appropriate depending on the material, the usage, or the like.

[0165]

Note that before the first oxide semiconductor layer is formed by a sputtering method, reverse sputtering in which plasma is generated with an argon gas introduced is 25 preferably performed so that a material attached to the surface of the insulating layer 102 is removed. Here, the reverse sputtering is a method by which ions collide with a surface to be processed so that the surface is modified, in contrast to normal sputtering by which ions collide with a sputtering target. An example of a method for making 30 ions collide with a surface to be processed is a method in which high-frequency voltage is applied to the surface in an argon atmosphere so that plasma is generated near a substrate. Note that an atmosphere of nitrogen, helium, oxygen, or the like may be used instead of an argon atmosphere.

## [0166]

Further, pre-heat treatment is preferably performed before the deposition of the first oxide semiconductor layer, in order to remove moisture or hydrogen which remains on an inner wall of a sputtering apparatus, on a surface of the target, or inside a target 5 material. As the pre-heat treatment, a method in which the inside of the deposition chamber is heated to higher than or equal to 200 °C and lower than or equal to 600 °C under reduced pressure, a method in which introduction and exhaustion of nitrogen or an inert gas are repeated while the inside of the deposition chamber is heated, and the like can be given. After the pre-heat treatment, the substrate or the sputtering 10 apparatus is cooled. Then, an oxide semiconductor layer is formed without exposure to the air. In this case, not water but oil or the like is preferably used as a coolant for the target. Although a certain level of effect can be obtained when introduction and exhaustion of nitrogen are repeated without heating, it is further preferable to perform the treatment with the inside of the deposition chamber heated.

## 15 [0167]

Next, first heat treatment is performed on the first oxide semiconductor layer to crystallize at least a region including a surface of the first oxide semiconductor layer, whereby the first oxide semiconductor layer 104 is formed. Through this first heat treatment, water (including a hydroxyl group), hydrogen, or the like in the first oxide 20 semiconductor layer can be removed. The temperature of the first heat treatment is higher than or equal to 450 °C and lower than or equal to 850 °C, preferably higher than or equal to 550 °C and lower than or equal to 750 °C. The heating period is longer than or equal to 1 minute and shorter than or equal to 24 hours. In this embodiment, the first heat treatment is performed at 700 °C for 1 hour in a dry air atmosphere.

## 25 [0168]

Note that in the first heat treatment, it is preferable that water, hydrogen, or the like be not contained in nitrogen, oxygen, or a rare gas such as helium, neon, or argon. It is preferable that nitrogen, oxygen, or a rare gas such as helium, neon, or argon introduced into a heat treatment apparatus have a purity of greater than or equal to 6N 30 (99.9999 %), preferably greater than or equal to 7N (99.99999 %) (that is, the impurity concentration is set to less than or equal to 1 ppm, preferably less than or equal to 0.1

ppm). The first heat treatment may be performed in an ultra-dry air with an H<sub>2</sub>O concentration of 20 ppm or less, further preferably in an ultra-dry air with an H<sub>2</sub>O concentration of 1 ppm or less. With such first heat treatment, water (including a hydroxyl group), hydrogen, or the like in the first oxide semiconductor layer 104 can be 5 removed. Accordingly, the i-type or substantially i-type first oxide semiconductor layer 104 in which impurities are reduced can be formed, which enables the transistor 150 to have extremely excellent characteristics.

[0169]

10 In addition, when the temperature is increased in the first heat treatment, the inside of a furnace may be set to a nitrogen atmosphere, and when cooling is performed, the inside of the furnace may be switched to an oxygen atmosphere. By performing dehydration or dehydrogenation in a nitrogen atmosphere and switching the atmosphere to an oxygen atmosphere, oxygen can be supplied into the first oxide semiconductor layer, so that an i-type oxide semiconductor layer can be obtained.

15 [0170]

Through the first heat treatment, the first oxide semiconductor layer 104 which includes a crystalline region in the region including at least the surface of the first oxide semiconductor layer 104 is formed. The crystalline region formed in the region including the surface is formed by crystal growth from the surface toward the inside. 20 The crystalline region includes a plate-like crystal with an average thickness of greater than or equal to 2 nm and less than or equal to 10 nm. The crystalline region includes a crystal whose c-axis is aligned in a direction substantially perpendicular to the surface. Here, a "substantially perpendicular direction" means a direction within  $\pm 10^\circ$  from a perpendicular direction.

25 [0171]

Although an example in which the entire region of the first oxide semiconductor layer is crystallized by the first heat treatment is described in this embodiment, this embodiment is not limited thereto as long as the crystalline region is formed in the region including at least the surface of the first oxide semiconductor layer 30 104. For example, the first oxide semiconductor layer 104 may include an amorphous region in the vicinity of a bottom surface of the first oxide semiconductor layer 104, that is, an interface between the first oxide semiconductor layer 104 and the insulating layer

102. The existence of the amorphous region in the vicinity of the interface between the first oxide semiconductor layer 104 and the insulating layer 102 is favorable because carriers flowing in the crystalline region are prevented from being directly affected by the interface with the insulating layer 102.

5 [0172]

Note that the apparatus used for the first heat treatment is not limited to a particular apparatus, and an apparatus for heating a process object using heat radiation or heat conduction from a heating element such as a resistance heating element, or the like can be used. For example, an electric furnace, or a rapid thermal annealing (RTA) apparatus such as a gas rapid thermal annealing (GRTA) apparatus or a lamp rapid thermal annealing (LRTA) apparatus can be used. An LRTA apparatus is an apparatus for heating a process object using radiation of light (an electromagnetic wave) emitted from a lamp such as a halogen lamp, a metal halide lamp, a xenon arc lamp, a carbon arc lamp, a high-pressure sodium lamp, or a high-pressure mercury lamp. A GRTA apparatus is an apparatus for heat treatment using a high-temperature gas.

15 [0173]

Next, a second oxide semiconductor layer 105 is formed over the first oxide semiconductor layer 104 which includes the crystalline region in the region including at least the surface (see FIG. 2B).

20 [0174]

The second oxide semiconductor layer 105 can be formed in a manner similar to that of the first oxide semiconductor layer, using an In-Sn-Ga-Zn-O-based material which is a four-component metal oxide; an In-Ga-Zn-O-based material, an In-Sn-Zn-O-based material, an In-Al-Zn-O-based material, a Sn-Ga-Zn-O-based material, an Al-Ga-Zn-O-based material, or a Sn-Al-Zn-O-based material which are three-component metal oxides; an In-Zn-O-based material, a Sn-Zn-O-based material, an Al-Zn-O-based material, a Zn-Mg-O-based material, a Sn-Mg-O-based material, or an In-Mg-O-based material which are two-component metal oxides; an In-O-based material, a Sn-O-based material, a Zn-O-based material which are one-component metal oxides; or the like.

30 [0175]

In particular, an In-Ga-Zn-O-based oxide semiconductor material has

sufficiently high resistance when there is no electric field and thus off-state current can be sufficiently reduced. In addition, having a high field-effect mobility, the In-Ga-Zn-O-based oxide semiconductor material is suitable for a semiconductor material used in a semiconductor device.

5 [0176]

As a typical example of the In-Ga-Zn-O-based oxide semiconductor material, one represented by  $\text{InGaO}_3(\text{ZnO})_m$  ( $m > 0$ ) is given. Using  $M$  instead of Ga in the above structure, there is an oxide semiconductor material expressed by  $\text{InMO}_3(\text{ZnO})_m$  ( $m > 0$ ). Here,  $M$  denotes one or more of metal elements selected from gallium (Ga), aluminum 10 (Al), iron (Fe), nickel (Ni), manganese (Mn), cobalt (Co), and the like. For example,  $M$  may be Ga, Ga and Al, Ga and Fe, Ga and Ni, Ga and Mn, Ga and Co, or the like. Note that the above-described compositions are derived from the crystal structures that the oxide semiconductor material can have and are only examples.

[0177]

15 It is preferable that the second oxide semiconductor layer 105 be formed using a material whose main component is the same as that of the material of the first oxide semiconductor layer 104 or that the second oxide semiconductor layer 105 have the same crystal structure as the first oxide semiconductor layer 104 and a lattice constant similar to that of the first oxide semiconductor layer 104 (a mismatch of 1 % or less). 20 Alternatively, the first oxide semiconductor layer 104 and the second oxide semiconductor layer 105 may be formed using materials having different main components.

[0178]

25 In the case of using materials including the same main component, crystal growth is easily caused in later crystallization of the second oxide semiconductor layer 105 because the crystalline region of the first oxide semiconductor layer 104 serves as a seed. In addition, since the thickness can be increased substantially, using materials including the same main component is suitable for the application to power devices or 30 the like. Further, in the case of using materials including the same main component, favorable interface characteristics such as adhesiveness or favorable electric characteristics can be obtained.

[0179]

In the case of using materials having different main components, the layers can have different electric characteristics. For example, when a material having a high electric conductivity is used for the second oxide semiconductor layer and a material having a low electric conductivity is used for the first oxide semiconductor layer, a semiconductor device in which an influence of the base interface is reduced can be realized. In the case where a favorable seed crystal is formed by using a material which can be easily crystallized for the first oxide semiconductor layer and then the second oxide semiconductor layer is formed and crystallized, the second oxide semiconductor layer can have favorable crystallinity independently of the easiness of crystallization of the second oxide semiconductor layer.

[0180]

In this embodiment, the second oxide semiconductor layer 105 is formed by a sputtering method using a target for depositing an In-Ga-Zn-O-based oxide semiconductor. The deposition of the second oxide semiconductor layer 105 by a sputtering method may be conducted in a manner similar to the above-described deposition of first oxide semiconductor layer by a sputtering method. Note that the thickness of the second oxide semiconductor layer 105 is preferably larger than that of the first oxide semiconductor layer 104. A second oxide semiconductor layer 105 is preferably formed so that the sum of the thicknesses of the first oxide semiconductor layer 104 and the second oxide semiconductor layer 105 may be greater than or equal to 3 nm and less than or equal to 50 nm. Note that the appropriate thickness varies depending on the material of the oxide semiconductor, the usage, or the like, and thus the thickness is selected as appropriate depending on the material, the usage, or the like.

[0181]

Next, second heat treatment is performed on the second oxide semiconductor layer 105 to cause crystal growth using the crystalline region of the first oxide semiconductor layer 104 as a seed. Thus, a second oxide semiconductor layer 106 is formed (see FIG. 2C).

[0182]

The temperature of the second heat treatment is higher than or equal to 450 °C and lower than or equal to 850 °C, preferably higher than or equal to 600 °C and lower

than or equal to 700 °C. The heating period of the second heat treatment is longer than or equal to 1 hour and shorter than or equal to 100 hours, preferably longer than or equal to 5 hours and shorter than or equal to 20 hours, and typically 10 hours.

[0183]

5 Note that also in the second heat treatment, it is preferable that water, hydrogen, or the like be not contained in nitrogen, oxygen, or a rare gas such as helium, neon, or argon. It is preferable that nitrogen, oxygen, or a rare gas such as helium, neon, or argon introduced into a heat treatment apparatus have a purity of greater than or equal to 6N (99.9999 %), preferably greater than or equal to 7N (99.99999 %) (that is, the 10 impurity concentration is set to less than or equal to 1 ppm, preferably less than or equal to 0.1 ppm). The second heat treatment may be performed in an ultra-dry air with an H<sub>2</sub>O concentration of 20 ppm or less, further preferably in an ultra-dry air with an H<sub>2</sub>O concentration of 1 ppm or less. With such second heat treatment, water (including a hydroxyl group), hydrogen, or the like in the second oxide semiconductor layer 106 can 15 be removed. Accordingly, the i-type or substantially i-type second oxide semiconductor layer 106 in which impurities are reduced can be formed, which enables the transistor 150 to have extremely excellent characteristics.

[0184]

20 In addition, when the temperature is increased in the second heat treatment, the inside of a furnace may be set to a nitrogen atmosphere, and when cooling is performed, the inside of the furnace may be switched to an oxygen atmosphere. By performing dehydration or dehydrogenation in a nitrogen atmosphere and switching the atmosphere to an oxygen atmosphere, oxygen can be supplied into the second oxide semiconductor layer 106, so that an i-type oxide semiconductor layer can be obtained.

25 [0185]

In this manner, the second heat treatment is performed in a long period, whereby the entire region of the second oxide semiconductor layer 105 is crystallized from the crystalline region formed in the vicinity of the interface between the second oxide semiconductor layer 105 and the first oxide semiconductor layer 104; thus, the 30 second oxide semiconductor layer 106 can be formed. Further, by the second heat treatment, the crystalline layer of the first oxide semiconductor layer 104 can have

higher orientation.

[0186]

The second oxide semiconductor layer 106 includes a crystal whose c-axis is aligned in a direction substantially perpendicular to the interface between the first oxide semiconductor layer 104 and the second oxide semiconductor layer 106, in a manner similar to that of the crystalline region of the first oxide semiconductor layer 104. Here, a "substantially perpendicular direction" means a direction within  $\pm 10^\circ$  from a perpendicular direction.

[0187]

For example, in the case where an In-Ga-Zn-O-based oxide semiconductor material is used for the second oxide semiconductor layer 106, the second oxide semiconductor layer 106 can include a crystal represented by  $\text{InGaO}_3(\text{ZnO})_m$  ( $m > 0$ , and  $m$  is not a natural number), a crystal represented by  $\text{In}_2\text{Ga}_2\text{ZnO}_7$  (In:Ga:Zn:O = 2:2:1:7), or the like. Owing to the second heat treatment, the c-axis of such a crystal is aligned in a direction substantially perpendicular to the surface of the oxide semiconductor layer 106.

[0188]

Here, the above-described crystal includes any of In, Ga, and Zn, and can be considered to have a stacked structure of layers parallel to a-axis and b-axis. Specifically, the above-described crystal has a structure in which a layer including In and a layer not including In (a layer including Ga or Zn) are stacked in a c-axis direction.

[0189]

In the In-Ga-Zn-O-based oxide semiconductor crystal, the conductivity of the layer including In in a direction parallel to a-axis and b-axis is favorable. This is due to the fact that electric conductivity is mainly controlled by In in the In-Ga-Zn-O-based oxide semiconductor crystal and the fact that the 5s orbital of one In atom overlaps the 5s orbital of an adjacent In atom and thereby a carrier path is formed. In a direction perpendicular to the above-described layer (that is, the c-axis direction), an insulating property is increased.

[0190]

In the case where the first oxide semiconductor layer 104 includes an amorphous region in the vicinity of the interface between the first oxide semiconductor layer 104 and the insulating layer 102, the second heat treatment may cause crystal growth from the crystalline region formed on the surface of the first oxide semiconductor layer 104 toward the bottom surface of the first oxide semiconductor layer and may crystallize the amorphous region in some cases. Note that depending on the material for forming the insulating layer 102 or heat treatment conditions, the amorphous region may remain.

[0191]

In the case where the first oxide semiconductor layer 104 and the second oxide semiconductor layer 105 are formed using oxide semiconductor materials including the same main component, as illustrated in FIG. 2C, crystal growth occurs upward to the surface of the second oxide semiconductor layer 105, in which the first oxide semiconductor layer 104 serves as a seed crystal of the crystal growth, so that the second oxide semiconductor layer 106 is formed. The first oxide semiconductor layer 104 and the second oxide semiconductor layer 105 have the same crystal structure. Therefore, although the boundary between the first oxide semiconductor layer 104 and the second oxide semiconductor layer 106 is indicated by dotted lines in FIG. 2C, it sometimes cannot be identified, and the first oxide semiconductor layer 104 and the second oxide semiconductor layer 106 can be sometimes regarded as one layer.

[0192]

Since the second oxide semiconductor layer 106 is formed by crystal growth from the crystalline region of the first oxide semiconductor layer 104, the second oxide semiconductor layer 106 has electrical anisotropy. In the above-described example, the conductivity is increased in a direction parallel to the surface of the second oxide semiconductor layer 106, whereas the insulating property is increased in a direction perpendicular to the surface of the second oxide semiconductor layer 106. Thus, usage of the second oxide semiconductor layer 106 formed by crystal growth from the crystalline region of the purified first oxide semiconductor layer 104 can realize a semiconductor device having favorable electric characteristics.

[0193]

Note that the apparatus for the second heat treatment is also not limited to a

particular apparatus, and the apparatus may be provided with a device for heating a process object using heat radiation or heat conduction from a heating element such as a resistance heating element. For example, an electric furnace, or an RTA apparatus such as a GRTA apparatus or an LRTA apparatus can be used.

5 [0194]

Next, the first oxide semiconductor layer 104 and the second oxide semiconductor layer 106 are processed by a method such as etching using a mask; thus, an island-shaped first oxide semiconductor layer 104a and an island-shaped second oxide semiconductor layer 106a are formed (see FIG. 2D).

10 [0195]

As a method for etching the oxide semiconductor layers, either dry etching or wet etching may be employed. It is needless to say that dry etching and wet etching can be used in combination. The etching conditions (e.g., an etching gas or an etchant, etching time, and temperature) are set as appropriate depending on the material so that 15 the oxide semiconductor layers can be etched into a desired shape.

[0196]

As the dry etching method, a parallel-plate reactive ion etching (RIE) method, an inductively coupled plasma (ICP) etching method, or the like can be used. Also in this case, etching conditions (e.g., the amount of electric power applied to a coiled 20 electrode, the amount of electric power applied to an electrode on the substrate side, and the electrode temperature on the substrate side) need to be set as appropriate.

[0197]

An example of an etching gas which can be used for dry etching is a gas containing chlorine (a chlorine-based gas such as chlorine (Cl<sub>2</sub>), boron trichloride 25 (BCl<sub>3</sub>), silicon tetrachloride (SiCl<sub>4</sub>), or carbon tetrachloride (CCl<sub>4</sub>)). Moreover, a gas containing fluorine (a fluorine-based gas such as carbon tetrafluoride (CF<sub>4</sub>), sulfur hexafluoride (SF<sub>6</sub>), nitrogen trifluoride (NF<sub>3</sub>), or trifluoromethane (CHF<sub>3</sub>)), hydrogen bromide (HBr), oxygen (O<sub>2</sub>), any of these gases to which a rare gas such as helium (He) or argon (Ar) is added, or the like may be used.

30 [0198]

An example of an etchant which can be used for wet etching includes a mixed solution of phosphoric acid, acetic acid, and nitric acid, an ammonia peroxide mixture

(hydrogen peroxide solution of 31 wt% : ammonia solution of 28 wt% : water = 5:2:2), or the like. An etchant such as ITO-07N (produced by KANTO CHEMICAL CO., INC.) may also be used.

[0199]

5 Next, a conductive layer 108 is formed in contact with the second oxide semiconductor layer 106a (see FIG. 2E).

[0200]

10 The conductive layer 108 can be formed by a PVD method such as a sputtering method or a CVD method such as a plasma CVD method. The conductive layer 108 can be formed using an element selected from aluminum, chromium, copper, tantalum, titanium, molybdenum, and tungsten, an alloy including any of these elements as a component, or the like. A material including one or more of manganese, magnesium, zirconium, and beryllium may be used. A material including aluminum and one or more of elements selected from titanium, tantalum, tungsten, molybdenum, chromium, 15 neodymium, and scandium may be used.

[0201]

20 The conductive layer 108 may also be formed using a conductive metal oxide. As the conductive metal oxide, indium oxide ( $In_2O_3$ ), tin oxide ( $SnO_2$ ), zinc oxide ( $ZnO$ ), an indium oxide-tin oxide alloy ( $In_2O_3-SnO_2$ , which is abbreviated to ITO in some cases), an indium oxide-zinc oxide alloy ( $In_2O_3-ZnO$ ), or any of these metal oxide materials in which silicon or silicon oxide is included can be used.

[0202]

25 As the conductive layer 108, a three-layer structure in which an aluminum layer is stacked over a titanium layer and a titanium layer is stacked over the aluminum layer, or a three-layer structure in which an aluminum layer is stacked over a molybdenum layer and a molybdenum layer is stacked over the aluminum layer is preferable. Alternatively, a metal conductive film having a two-layer structure in which an aluminum layer and a tungsten layer are stacked, a two-layer structure in which a copper layer and a tungsten layer are stacked, or a two-layer structure in which 30 an aluminum layer and a molybdenum layer are stacked can be used. Needless to say, the metal conductive film may have a single-layer structure or a stacked structure including four or more layers. In the case of the single-layer structure, a single-layer

structure of a titanium layer is favorably used, for example. In the case of using a titanium layer having a single-layer structure, a favorable tapered shape can be obtained by etching to be performed later. Here, a three-layer structure including a titanium film, an aluminum film, and a titanium film is employed.

5 [0203]

In the case of using a material having an ability of extracting oxygen from the second oxide semiconductor layer 106a (a material having a high oxygen affinity) such as titanium in a portion of the conductive layer 108, which is in contact with the second oxide semiconductor layer 106a, a region of the second oxide semiconductor layer 106a, 10 which is in contact with the conductive layer 108 is changed to have an n-type conductivity due to oxygen deficiency. Utilizing this, resistance of a source region and a drain region can be reduced.

[0204]

Alternatively, without using the material having an ability of extracting oxygen from the second oxide semiconductor layer 106a, an oxide conductive layer may be formed between the second oxide semiconductor layer 106a and the conductive layer 108. In the case of providing such an oxide conductive layer, the resistance of the source region and the drain region can be reduced as well.

[0205]

20 Further, in the case where the region of the second oxide semiconductor layer 106a, which is in contact with the conductive layer 108, does not need to be changed to have an n-type conductivity, a material having a low ability of extracting oxygen (a material having a low oxygen affinity) is preferably used in a portion of the conductive layer 108, which is in contact with the second oxide semiconductor layer 106a. As 25 such a material, titanium nitride can be given, for example. In a manner similar to the above, the conductive layer 108 may have either a single-layer structure or a stacked structure. In the case of the conductive layer 108 having a stacked structure, a two-layer structure of a titanium nitride film and a titanium film, a two-layer structure of a titanium nitride film and a tungsten film, a two-layer structure of a titanium nitride 30 film and a copper-molybdenum alloy film, a two-layer structure of a tantalum nitride film and a tungsten film, a two-layer structure of a tantalum nitride film and a copper film, a three-layer structure of a titanium nitride film, a tungsten film, and a titanium

film, or the like can be employed, for example.

[0206]

In the case where the material having a low ability of extracting oxygen described above is used for the conductive layer 108, a change to an n-type in the oxide semiconductor layer due to extraction of oxygen can be prevented; accordingly, an adverse effect on transistor characteristics caused by uneven change to an n-type or the like can be prevented.

[0207]

In the case of using a material having a high barrier property, such as a titanium nitride film or a tantalum nitride film as described above, in a portion of the conductive layer 108, which is in contact with the second oxide semiconductor layer 106a, entry of impurities into the second oxide semiconductor layer 106a can be prevented and an adverse effect on transistor characteristics can be reduced.

[0208]

Next, the conductive layer 108 is selectively etched to form a source or drain electrode layer 108a and a source or drain electrode layer 108b (see FIG. 3A). Further, an insulating layer may be formed over the conductive layer 108, and the insulating layer may be etched to form insulating layers having substantially the same shape as the source and the drain electrode layer, over the source and the drain electrode layer. In this case, capacitance (so-called gate capacitance) between the source and the drain electrode layer and the gate electrode can be reduced. Note that in this specification, the expression "substantially the same" does not necessarily mean "exactly the same" in a strict sense and includes the meaning of being considered as the same. For example, a difference made by a single etching process is acceptable. Further, the thickness does not need to be the same.

[0209]

For light exposure in forming a mask used for etching, ultraviolet light, KrF laser light, or ArF laser light is preferably used. Particularly for light exposure in the case where the channel length (L) is less than 25 nm, light exposure for forming a mask is preferably performed with extreme ultraviolet light having a wavelength of several nanometers to several tens of nanometers, which is extremely short. In light exposure using extreme ultraviolet light, resolution is high and depth of focus is large.

Therefore, the channel length (L) of a transistor, which is completed later, can be 10 nm to 1000 nm (1  $\mu$ m). By a reduction in channel length using such a method, operation speed can be improved. In addition, the off-state current of a transistor including the above-described oxide semiconductor is small; thus, an increase in power consumption due to miniaturization can be suppressed.

5

[0210]

The materials and etching conditions of the conductive layer 108 and the second oxide semiconductor layer 106a are adjusted as appropriate so that the second oxide semiconductor layer 106a is not removed in etching of the conductive layer 108.

10 Note that in some cases, the second oxide semiconductor layer 106a is partly etched in the etching step and thus has a groove portion (a depression portion) depending on the materials and the etching conditions.

[0211]

15 There is a case where the crystalline layers in contact with the source or drain electrode layer 108a and the source or drain electrode layer 108b are changed into an amorphous state in the vicinity of side surfaces of the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a.

[0212]

20 In order to reduce the number of masks to be used and reduce the number of steps, an etching step may be performed with the use of a resist mask formed using a multi-tone mask which is a light-exposure mask through which light is transmitted to have a plurality of intensities. A resist mask formed with the use of a multi-tone mask has a plurality of thicknesses (has a stair-like shape) and further can be changed in shape by ashing; therefore, the resist mask can be used in a plurality of etching steps.

25 That is, a resist mask corresponding to at least two kinds of different patterns can be formed by using one multi-tone mask. Thus, the number of light-exposure masks can be reduced and the number of corresponding photolithography steps can also be reduced, whereby a process can be simplified.

[0213]

30 Here, heat treatment (third heat treatment) may be performed on the second oxide semiconductor layer 106a. By the third heat treatment, a high-purity crystalline region is formed in a region of the second oxide semiconductor layer 106a, which

includes the exposed surface of the second oxide semiconductor layer 106a and overlaps with neither the source or drain electrode layer 108a nor the source or drain electrode layer 108b. Here, the high-purity crystalline region is a region having higher crystallinity than the other region in the second oxide semiconductor layer 106a. The 5 area of the high-purity crystalline region varies depending on the material of the second oxide semiconductor layer 106a, conditions of the heat treatment, and the like. For example, the high-purity crystalline region can be extended to the lower interface of the second oxide semiconductor layer 106a.

[0214]

10 For the third heat treatment, heat treatment similar to the first heat treatment can be employed. In other words, heat treatment using an electric furnace, heat treatment using heat conduction from a medium such as a heated gas, heat treatment using thermal radiation, or the like can be employed.

[0215]

15 For example, GRTA treatment at a temperature higher than or equal to 400 °C and lower than or equal to 900 °C, in which a high-temperature inert gas (e.g., nitrogen or a rare gas) is used, can be employed. Note that although the essential part of the invention does not require a particular upper limit of the heat treatment temperature, in the case where the substrate 100 has low heat resistance, the upper limit of the heat 20 treatment temperature needs to be lower than the allowable temperature limit of the substrate 100.

[0216]

In the case of employing GRTA treatment, the heat treatment period is preferably longer than or equal to 1 minute and shorter than or equal to 100 minutes. 25 For example, GRTA treatment is preferably performed at 650 °C for approximately 3 minutes to 6 minutes. By employing the above-described GRTA treatment, heat treatment can be performed in a short time; therefore, an adverse effect of heat on the substrate 100 can be reduced. That is, the upper limit of the heat treatment temperature can be increased in this case as compared to the case where heat treatment 30 is performed for a long time. In addition, the high-purity crystalline region can be easily formed in the region including the surface of the second oxide semiconductor

layer 106a.

[0217]

In the third heat treatment, it is preferable that hydrogen (including water) or the like be not contained in a treatment atmosphere. For example, the purity of an inert 5 gas introduced into a heat treatment apparatus is 6N (99.9999 %, that is, the impurity concentration is 1 ppm or lower) or more, preferably 7N (99.99999 %, that is, the impurity concentration is 0.1 ppm or lower) or more. Instead of the inert gas, an oxygen gas in which hydrogen (including water) or the like is sufficiently reduced, a N<sub>2</sub>O gas, an ultra-dry air (with a dew point of -40 °C or lower, preferably -60 °C or 10 lower), or the like may be used.

[0218]

Although GRTA treatment is employed as the third heat treatment in this embodiment, the third heat treatment is not limited to the GRTA treatment. For example, heat treatment using an electric furnace, LRTA treatment, or the like can also 15 be employed.

[0219]

By the third heat treatment performed in the above-described manner, recrystallization can be caused to form a high-purity crystalline region, which is a crystalline region having higher purity in the second oxide semiconductor layer 106a 20 including a crystal. Further, in the case where the surface of the second oxide semiconductor layer 106a is damaged in the formation of the source or drain electrode layer 108a and the source or drain electrode layer 108b, the damaged portion can be repaired by the third heat treatment.

[0220]

25 In a manner similar to that of the above-described crystal, in a crystal of the oxide semiconductor in the high-purity crystalline region formed in such a manner, the c-axis is aligned in a direction substantially perpendicular to the surface of the oxide semiconductor layer. Here, a "substantially perpendicular direction" means a direction within ± 10° from a perpendicular direction.

30 [0221]

By including such a high-purity crystalline region, the second oxide

semiconductor layer 106a can have a higher electrical anisotropy.

[0222]

By provision of such a high-purity crystalline region in the second oxide semiconductor layer 106a, electric characteristics of the semiconductor device can be improved.

[0223]

Next, a gate insulating layer 112 is formed in contact with part of the second oxide semiconductor layer 106a without exposure to the air (see FIG. 3B). The gate insulating layer 112 can be formed by a CVD method, a sputtering method, or the like.

The gate insulating layer 112 is preferably formed so as to include silicon oxide, silicon nitride, silicon oxynitride, silicon nitride oxide, aluminum oxide, hafnium oxide, tantalum oxide, or the like. Note that the gate insulating layer 112 may have a single-layer structure or a stacked structure. There is no particular limitation on the thickness of the gate insulating layer 112; for example, the gate insulating layer 112 can have a thickness greater than or equal to 10 nm and less than or equal to 500 nm, preferably greater than or equal to 50 nm and less than or equal to 200 nm.

[0224]

Note that an i-type or substantially i-type oxide semiconductor obtained by removing an impurity (a purified oxide semiconductor) is highly susceptible to interface states or interface charges; therefore, the gate insulating layer 112 needs to have high quality.

[0225]

In this embodiment, the gate insulating layer 112 is formed using a high-density plasma apparatus. Here, a high-density plasma apparatus refers to an apparatus which can realize a plasma density higher than or equal to  $1 \times 10^{11} / \text{cm}^3$ . For example, plasma is generated by application of a microwave power higher than or equal to 3 kW and lower than or equal to 6 kW so that the insulating film is formed.

[0226]

For example, a high-density plasma CVD method using a microwave (e.g., 2.45 GHz) is favorable because the gate insulating layer 112 can be formed dense to have high withstand voltage and high quality. This is because a close contact between a purified oxide semiconductor layer and a high-quality gate insulating layer reduces

interface states and produces desirable interface characteristics.

[0227]

A monosilane gas ( $\text{SiH}_4$ ), nitrous oxide ( $\text{N}_2\text{O}$ ), and a rare gas are introduced into a chamber as a source gas to generate high-density plasma at a pressure higher than 5 or equal to 10 Pa and lower than or equal to 30 Pa, so that the gate insulating layer 112 is formed. After that, the supply of a monosilane gas may be stopped, and nitrous oxide ( $\text{N}_2\text{O}$ ) and a rare gas may be introduced without exposure to the air so that plasma treatment may be performed on a surface of the insulating film. The plasma treatment performed on the surface of the insulating film by introduction of nitrous oxide ( $\text{N}_2\text{O}$ ) 10 and a rare gas is performed at least after the formation of the insulating film. The insulating film formed through the above-described process procedure has a small thickness and is an insulating film whose reliability can be ensured even though it has a thickness less than 100 nm, for example.

[0228]

15 In forming the gate insulating layer 112, the flow ratio of a monosilane gas ( $\text{SiH}_4$ ) to nitrous oxide ( $\text{N}_2\text{O}$ ) which are introduced into the chamber is in the range of 1:10 to 1:200. In addition, as a rare gas which is introduced into the chamber, helium, argon, krypton, xenon, or the like can be used. In particular, argon, which is inexpensive, is preferably used.

20 [0229]

In addition, since the insulating film formed using the high-density plasma apparatus can have a uniform thickness, the insulating film has excellent step coverage. Further, with the high-density plasma apparatus, the thickness of a thin insulating film can be controlled precisely.

25 [0230]

The insulating film formed through the above process procedure is greatly different from the insulating film formed using a conventional parallel-plate PCVD apparatus. The etching rate of the insulating film formed through the above process procedure is lower than that of the insulating film formed using the conventional 30 parallel-plate PCVD apparatus by 10 % or greater or 20 % or greater in the case where the etching rates with the same etchant are compared to each other. Thus, it can be said that the insulating film formed using the high-density plasma apparatus is a dense

film.

[0231]

In this embodiment, as the gate insulating layer 112, a silicon oxynitride film (also referred to as  $\text{SiO}_x\text{N}_y$ , where  $x>y>0$ ) having a thickness of 100 nm formed with a 5 high-density plasma apparatus is used.

[0232]

It is needless to say that another method such as a sputtering method or a plasma CVD method can also be employed as long as a high-quality insulating layer can be formed as the gate insulating layer 112. Moreover, it is possible to use an 10 insulating layer whose quality, interface characteristics, or the like is improved by heat treatment performed after the formation of the insulating layer. In any case, an insulating layer that has a reduced interface state density and can form a favorable interface with an oxide semiconductor layer, as well as having favorable film quality as the gate insulating layer 112, is formed.

15 [0233]

By thus improving characteristics of the interface with the gate insulating layer 112 and eliminating an impurity, particularly hydrogen, water, or the like, from an oxide semiconductor, it is possible to obtain a stable transistor whose threshold voltage ( $V_{th}$ ) does not vary in a gate bias-temperature stress test (BT test: e.g., at 85 °C and  $2 \times 10^6$  20 V/cm for 12 hours).

[0234]

After that, fourth heat treatment is preferably performed in an inert gas atmosphere or an oxygen atmosphere. The temperature of the heat treatment is set in the range of 200 °C to 400 °C, preferably 250 °C to 350 °C. For example, the heat 25 treatment may be performed at 250 °C for 1 hour in a nitrogen atmosphere. The fourth heat treatment can reduce variation in electric characteristics of the transistor. Further, it is also possible to supply oxygen to the oxide semiconductor layer 106a by the fourth heat treatment.

[0235]

30 Note that the fourth heat treatment is performed after the formation of the gate insulating layer 112 in this embodiment; there is no particular limitation on the timing

of the fourth heat treatment as long as it is performed after the third heat treatment. In addition, the fourth heat treatment is not necessarily a requisite step.

[0236]

Next, a gate electrode layer 114 is formed over the gate insulating layer 112 in a region overlapping the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a (see FIG. 3C). The gate electrode layer 114 can be formed by forming a conductive layer over the gate insulating layer 112 and then selectively patterning the conductive layer.

[0237]

The above-described conductive layer can be formed by a PVD method such as a sputtering method or a CVD method such as a plasma CVD method. The conductive layer can be formed using an element selected from aluminum, chromium, copper, tantalum, titanium, molybdenum, and tungsten, an alloy including any of these elements as a component, or the like. Alternatively, titanium nitride, tantalum nitride, or the like, which are nitrides of the above-described elements, may be used. A material including one or more of manganese, magnesium, zirconium, and beryllium may be used. A material including aluminum and one or more of elements selected from titanium, tantalum, tungsten, molybdenum, chromium, neodymium, and scandium may be used.

[0238]

The conductive layer may also be formed using a conductive metal oxide. As the conductive metal oxide, indium oxide ( $In_2O_3$ ), tin oxide ( $SnO_2$ ), zinc oxide ( $ZnO$ ), an indium oxide-tin oxide alloy ( $In_2O_3-SnO_2$ , which is abbreviated to ITO in some cases), an indium oxide-zinc oxide alloy ( $In_2O_3-ZnO$ ), or any of these metal oxide materials in which silicon or silicon oxide is included can be used.

[0239]

The conductive layer can have either a single-layer structure or a stacked structure of two or more layers. For example, a single-layer structure of an aluminum film including silicon, a two-layer structure in which a titanium film is stacked over an aluminum film, a two-layer structure in which a titanium film is stacked over a titanium nitride film, a two-layer structure in which a tungsten film is stacked over a titanium nitride film, a two-layer structure in which a tungsten film is stacked over a nitride film including tantalum and silicon, a three-layer structure in which a titanium film, an

aluminum film, and a titanium film are stacked, or the like can be given. Here, a conductive layer is formed using a material including titanium and then processed into the gate electrode layer 114.

[0240]

5 Next, an interlayer insulating layer 116 and an interlayer insulating layer 118 are formed over the gate insulating layer 112 and the gate electrode layer 114 (see FIG. 3D). The interlayer insulating layers 116 and 118 can be formed by a PVD method, a CVD method, or the like. The interlayer insulating layers 116 and 118 can be formed using a material including an inorganic insulating material such as silicon oxide, silicon 10 nitride oxide, silicon nitride, hafnium oxide, aluminum oxide, or tantalum oxide. Note that the interlayer insulating layers 116 and 118 are stacked in this embodiment, but an embodiment of the disclosed invention is not limited to this example. A single-layer structure or a stacked structure including three or more layers can also be used.

[0241]

15 For example, the interlayer insulating layer 118 can be formed to a thickness of at least 1 nm by a method by which an impurity such as water or hydrogen does not enter the interlayer insulating layer 118, such as a sputtering method, as appropriate. In this embodiment, a silicon oxide film is formed to a thickness of 300 nm as the interlayer insulating layer 118 by a sputtering method. The substrate temperature in 20 film formation may be higher than or equal to room temperature and lower than or equal to 300 °C and, in this embodiment, is 100 °C. The formation of the silicon oxide film by a sputtering method can be performed in a rare gas (typically argon) atmosphere, an oxygen atmosphere, or a mixed atmosphere of a rare gas (typically argon) and oxygen. As a target, a silicon oxide target or a silicon target may be used. For example, with 25 the use of a silicon target, silicon oxide can be deposited by a sputtering method under an atmosphere of oxygen and nitrogen. As the interlayer insulating layer 118 which is provided over the oxide semiconductor layer with reduced resistance, an inorganic insulating film which does not include impurities such as moisture, a hydrogen ion, or OH<sup>-</sup> and blocks entry of these impurities from the outside is used. Typically, a silicon 30 oxide film, a silicon nitride oxide film, an aluminum oxide film, an aluminum oxynitride film, or the like is used. Further, a protective insulating layer such as a

silicon nitride film or an aluminum nitride film may be formed over the interlayer insulating layer 118.

[0242]

Further, preheat treatment is preferably performed before formation of the 5 interlayer insulating layer 118, in order to remove water or hydrogen which remains on an inner wall of the sputtering apparatus, on a surface of the target, or inside the target material. After the preheat treatment, the substrate or the sputtering apparatus is cooled. Then, the interlayer insulating layer 118 is formed without exposure to the air. In this case, not water but oil or the like is preferably used as a coolant for the target. 10 Although a certain level of effect can be obtained when introduction and exhaustion of nitrogen are repeated without heating, it is more preferable to perform the treatment with the inside of the film formation chamber heated.

[0243]

Further, after the film formation of the interlayer insulating layer 118, a silicon 15 nitride film may be stacked thereover by a sputtering method without exposure to the air.

[0244]

Further, a contact hole reaching the gate electrode layer 114 is formed in the interlayer insulating layer 118 and the interlayer insulating layer 116, and a connection 20 electrode which is electrically connected to the gate electrode layer 114 and supplies a gate potential to the gate electrode layer 114 may be formed over the interlayer insulating layer 118. Alternatively, the following may be employed: a contact hole reaching the gate electrode layer 114 is formed after formation of the interlayer insulating layer 116; a connection electrode is formed thereover using the same material 25 as that of the source electrode layer and the drain electrode layer; the interlayer insulating layer 118 is formed over the connection electrode; a contact hole reaching the connection electrode is formed in the interlayer insulating layer 118; and then, an electrode which is electrically connected to the connection electrode and supplies a gate potential to the connection electrode is formed over the interlayer insulating layer 118.

30 [0245]

Note that the interlayer insulating layer 118 is desirably formed so as to have a flat surface. This is because an electrode, a wiring, or the like can be favorably formed

over the interlayer insulating layer 118 when the interlayer insulating layer 118 is formed so as to have a flat surface.

[0246]

Through the above-described process, the transistor 150 including the second oxide semiconductor layer 106a which is formed by crystal growth from the crystalline region of the first oxide semiconductor layer 104a is completed.

[0247]

The transistor 150 manufactured by the above-described method can have favorable electric characteristics thanks to the crystal included in the second oxide semiconductor layer 106a.

[0248]

By the first heat treatment and the second heat treatment, crystallization is performed; and an oxide semiconductor is purified by removing hydrogen that is an n-type impurity from the oxide semiconductor so that an impurity other than main components of the oxide semiconductor is prevented from being contained therein as much as possible. In this manner, an intrinsic (i-type) or substantially intrinsic oxide semiconductor is formed. In other words, a purified i-type (intrinsic) semiconductor, or a semiconductor close thereto, is obtained not by adding an impurity but by removing an impurity such as hydrogen or water as much as possible. By purification of the oxide semiconductor layers, the threshold voltage of the transistor becomes positive, so that a so-called normally-off transistor 150 can be obtained.

[0249]

In the case of manufacturing the transistor 150 by the above-described method, the hydrogen concentration in the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a is less than or equal to  $5 \times 10^{18} /cm^3$ , and the off-state current of the transistor 150 is smaller than or equal to  $1 \times 10^{-13} A$ , which is the measurement limit. By employing the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a which are purified by sufficient reduction of the hydrogen concentration and supply of oxygen, the transistor 150 can have excellent characteristics.

[0250]

A conventional oxide semiconductor is of n-type in general, and current tends to flow between the source electrode and the drain electrode even if the gate voltage is 0 V, that is, the transistor tends to be normally on. Even when the field-effect mobility is high, if the transistor is normally on, it is difficult to control the circuit. In the case 5 where the oxide semiconductor is of n-type, the Fermi level ( $E_f$ ) is located closer to the conduction band and is away from the intrinsic Fermi level ( $E_i$ ) that is located in the middle of the band gap. It is known that part of hydrogen contained in the oxide semiconductor forms a donor and might be a factor that causes an oxide semiconductor to be an n-type oxide semiconductor.

10 [0251]

In view of this, intrinsic (i-type) or substantially intrinsic oxide semiconductor layers are formed in such a manner that the oxide semiconductor is purified by removing hydrogen that is an n-type impurity from the oxide semiconductor so that an impurity other than main components of the oxide semiconductor is prevented from 15 being contained therein as much as possible. In other words, a feature is that a purified i-type (intrinsic) semiconductor or a semiconductor close thereto is formed not by adding an impurity but by removing an impurity such as hydrogen or water as much as possible. This enables the Fermi level ( $E_f$ ) to be at the same level as the intrinsic Fermi level ( $E_i$ ).

20 [0252]

By purification of the oxide semiconductor layers, the threshold voltage of the transistor can be positive, whereby a so-called normally-off switching element can be realized.

[0253]

25 As a process for purification, it is preferable to remove moisture or the like remaining in the sputtering apparatus before, during, or after the formation of the oxide semiconductor layers. In order to remove moisture remaining in the sputtering chamber, an adsorption-type vacuum pump is preferably used. For example, a cryopump, an ion pump, a titanium sublimation pump, or the like is preferably used. 30 As an evacuation unit, a turbo pump provided with a cold trap may be used. Since a hydrogen atom, a compound containing a hydrogen atom, such as water ( $H_2O$ ), and the like are removed from the deposition chamber of the sputtering apparatus which is

evacuated with the cryopump, the concentration of impurities in the oxide semiconductor films formed in the deposition chamber can be reduced. In addition, it is preferable that an oxide semiconductor contained in the oxide semiconductor target for deposition have a relative density of 80 % or more, preferably 95 % or more, further 5 preferably 99.9 % or more. In the case of using a target having a high relative density, the concentration of impurities in the oxide semiconductor films can be reduced.

[0254]

If an impurity is mixed into the oxide semiconductor film, crystal growth in one direction, that is, crystal growth which proceeds downwardly from a surface may be 10 interrupted at the time of later heat treatment for crystallization. Therefore, it is ideal that the oxide semiconductor film contains no impurity. Accordingly, purification is extremely important.

[0255]

Further, preheat treatment may be performed before formation of the oxide 15 semiconductor films, in order to remove water or hydrogen which remains on an inner wall of the sputtering apparatus, on a surface of the target, or inside the target material. As the preheat treatment, a method in which the inside of the film deposition chamber is heated to a temperature of from 200 °C to 600 °C under reduced pressure, a method in which introduction and exhaustion of nitrogen or an inert gas are repeated while the 20 inside of the film deposition chamber is heated, and the like can be given. In this case, not water but oil or the like is preferably used as a coolant for the target. Although a certain level of effect can be obtained when introduction and exhaustion of nitrogen are repeated without heating, it is more preferable to perform the treatment with the inside of the film formation chamber heated. After the preheat treatment, the substrate or the 25 sputtering apparatus is cooled, and then the oxide semiconductor films are deposited.

[0256]

Also as the sputtering gas used for depositing the oxide semiconductor films or a material film formed on and in contact with the oxide semiconductor films, it is preferable to use a high-purity gas in which an impurity such as hydrogen, water, a 30 hydroxyl group, or hydride is reduced so that the concentration is decreased to approximately a value expressed in the unit “ppm” (preferably, “ppb”).

[0257]

During the formation of the oxide semiconductor films by a sputtering method, the substrate may be heated to a temperature that is higher than or equal to room temperature and lower than or equal to the strain point of the substrate.

5 [0258]

In addition, as one step for purification, first heat treatment is performed in an atmosphere which hardly contains hydrogen and moisture (such as a nitrogen atmosphere, an oxygen atmosphere, or a dry-air atmosphere (e.g., as for the moisture, a dew point is lower than or equal to  $-40^{\circ}\text{C}$ , preferably lower than or equal to  $-50^{\circ}\text{C}$ )).

10 The first heat treatment can be called dehydration or dehydrogenation in which H, OH, or the like is eliminated from the oxide semiconductor layer. In the case where temperature is raised in an inert atmosphere and the atmosphere is switched to an atmosphere containing oxygen during the heat treatment, or in the case where an oxygen atmosphere is employed, the first heat treatment can also be called treatment for  
15 supplying oxygen.

[0259]

For the first heat treatment, a heating method using an electric furnace, a rapid heating method such as a gas rapid thermal anneal (GRTA) method using a heated gas or a lamp rapid thermal anneal (LRTA) method using lamp light, or the like can be used.

20 In addition, as the first heat treatment, heating using irradiation with light having a wavelength less than or equal to 450 nm may be performed at the same time. The oxide semiconductor layer is subjected to the first heat treatment for purification under such conditions that at least a peak at around  $300^{\circ}\text{C}$  of two peaks of water is not detected when the oxide semiconductor layer after the first heat treatment is measured  
25 with thermal desorption spectroscopy (TDS) to a temperature of  $450^{\circ}\text{C}$ . Therefore, even if TDS is performed to a temperature of  $450^{\circ}\text{C}$  on a transistor including the oxide semiconductor layer subjected to the heat treatment for purification, at least the peak of water at around  $300^{\circ}\text{C}$  is not detected.

[0260]

30 Since crystal growth is performed in a state where there is no polycrystalline layer which serves as a seed of crystal growth, it is preferable that the first heat

treatment be performed at high temperature for short time so as to cause only crystal growth from a surface. In addition, when a surface of the oxide semiconductor layer is flat, a favorable plate-shaped polycrystalline layer can be obtained. Therefore, it is preferable that flatness of a base component such as an insulating layer or a substrate be 5 as high as possible. Increase of flatness is effective because a polycrystalline layer in contact with an entire surface of the base component can be formed easily. For example, the flatness of the oxide semiconductor layer is approximately equivalent to that of a commercial silicon wafer; for example, variation in height (surface roughness) in a region of  $1 \mu\text{m} \times 1 \mu\text{m}$  is less than or equal to 1 nm, preferably 0.2 nm by AFM 10 measurement.

[0261]

In the polycrystalline layer, when electron clouds of In included in the oxide semiconductor overlap with each other and are connected to each other, electric conductivity  $\sigma$  is increased. Accordingly, a transistor including the polycrystalline 15 layer can have high field-effect mobility.

[0262]

One method for causing crystal growth using the plate-like polycrystalline layer formed through the first heat treatment as a seed crystal will be described with reference to FIGS. 14A to 14C.

20 [0263]

The outline of the order of steps is as follows: the first oxide semiconductor layer is formed over the base component; first heat treatment for purification is performed; the polycrystalline layer whose crystal direction is aligned is formed over a surface of the first oxide semiconductor layer in the same step as the first heat treatment 25 for purification; the second oxide semiconductor layer is stacked thereover; and further, second heat treatment for crystallization is performed, so that the second oxide semiconductor layer is crystallized with the use of the polycrystalline layer over the surface of the first oxide semiconductor layer as a seed.

[0264]

30 In the first heat treatment, crystal growth is performed from the surface in the state where a crystal layer serving as a seed of crystal growth does not exist; whereas in

the second heat treatment, the plate-shaped polycrystalline layer serves as a seed. Therefore, it is preferable that the second heat treatment be performed for a long time at a lowest temperature that can cause crystal growth because favorable crystallinity can be obtained. The crystal-growth direction by the second heat treatment corresponds to 5 an upward direction from a lower portion, i.e., a direction from the substrate side to the surface side (also referred to as a recrystallization direction) and is different from the crystal-growth direction by the first heat treatment. In addition, since the polycrystalline layer obtained by the first heat treatment is heated again by the second heat treatment, the crystallinity of the polycrystalline layer is further increased.

10 [0265]

FIG. 14A illustrates a state after first heat treatment for crystallization is performed on a first oxide semiconductor layer formed over a base component 500.

[0266]

15 FIG. 14B illustrates a cross sectional view at the time right after formation of a second oxide semiconductor layer 502. The second oxide semiconductor layer 502 is formed by a sputtering method, and as a metal oxide target for this formation, a metal oxide target containing In, Ga, and Zn at 1:1:1 [atomic ratio] or a metal oxide target containing In, Ga, and Zn at 1:1:2 may be used.

[0267]

20 FIG. 14C is a cross-sectional view at the time after the second heat treatment. By the second heat treatment, crystal growth proceeds upward to a surface of the second oxide semiconductor layer 502 with the use of the polycrystalline layer of the first oxide crystal layer (a first oxide crystal layer 501) as a seed. As a result, a second oxide crystal layer 503b is formed. The crystal components have the same crystal structure.

25 [0268]

30 A structure which corresponds to FIG. 14B was manufactured actually. A TEM photograph of a cross section of the structure is shown in FIG. 15A. Note that a schematic view thereof is illustrated in FIG. 15B. Note that the TEM photograph was taken by a high-resolution transmission electron microscope ("H9000-NAR" manufactured by Hitachi, Ltd.: TEM) at a high magnification (eight-million-fold magnification) and an accelerating voltage of 300 kV. A sample of FIG. 15A was formed in such a manner that an insulating layer was formed over a glass substrate, a

first In-Ga-Zn-O film with a thickness of 5 nm was formed thereover, and heat treatment was performed thereon in a dry-air atmosphere at 700 °C for one hour. It can be found from FIG. 15A that c-axis of the first In-Ga-Zn-O film is aligned in a direction perpendicular to a surface of the first In-Ga-Zn-O film, and that the vicinity of 5 an interface between the insulating layer and the first In-Ga-Zn-O film is also crystallized and has c-axis aligned in a direction perpendicular to the surface. As illustrated in FIG. 14A, the first oxide crystal layer 501 which includes a plate-shaped polycrystal is formed over the base component. The plate-like polycrystal is 10 preferably a crystal of InGaZnO<sub>4</sub> (In:Ga:Zn:O = 1:1:1:4). Further, the c-axis direction of the crystal corresponds to a film thickness direction.

10 [0269]

The first In-Ga-Zn-O film in the sample of FIG. 15A was deposited with a sputtering apparatus using a target for depositing an oxide semiconductor (a target for 15 depositing an In-Ga-Zn-O-based oxide semiconductor (In<sub>2</sub>O<sub>3</sub>:Ga<sub>2</sub>O<sub>3</sub>:ZnO = 1:1:2 [molar ratio], In:Ga:Zn = 1:1:1 [atomic ratio])) under the following conditions: the substrate temperature was 200 °C and the deposition rate was 4 nm/min. Without limitation to the material and the component of the target, for example, when a target containing In<sub>2</sub>O<sub>3</sub>, Ga<sub>2</sub>O<sub>3</sub>, and ZnO at 1:1:1 [molar ratio] is used, a polycrystal of In<sub>2</sub>Ga<sub>2</sub>ZnO<sub>7</sub> can be easily obtained.

20 [0270]

The crystal structure of In<sub>2</sub>Ga<sub>2</sub>ZnO<sub>7</sub> includes any of In, Ga, and Zn, and can be considered to have a stacked structure of layers parallel to a-axis and b-axis. Since 25 conductivity of the crystal of In<sub>2</sub>Ga<sub>2</sub>ZnO<sub>7</sub> is mainly controlled by In, electric characteristics of the layer containing In in a direction parallel to the a-axis and the b-axis are favorable. In the crystal of In<sub>2</sub>Ga<sub>2</sub>ZnO<sub>7</sub>, electron clouds of In overlap with each other and are connected to each other, so that a carrier path is formed.

[0271]

Instead of the above target, a metal oxide target containing In<sub>2</sub>O<sub>3</sub>, Ga<sub>2</sub>O<sub>3</sub>, and ZnO at 2:1:8 [molar ratio] may be used.

30 [0272]

In addition, a metal oxide target containing In<sub>2</sub>O<sub>3</sub> and ZnO at 1:2 [molar ratio],

which does not include Ga, may be used. If a bottom-gate transistor is formed, since an oxide of Ga is an insulator, higher field-effect mobility can be obtained with the use of an In-Zn-O film as compared to the case of using the first In-Ga-Zn-O film.

[0273]

5 In addition, the polycrystalline layer obtained by the first heat treatment is heated again by the second heat treatment to be a third oxide crystal layer 503a having improved crystallinity.

[0274]

10 In addition, it can be said that the structure illustrated in FIG. 14C is a two-layer structure in which the third oxide crystal layer 503a is provided on and in contact with the base component 500 and the second oxide crystal layer 503b is stacked thereover. There are no particular limitations on materials of the first oxide crystal layer 501 and the second oxide semiconductor layer 502 as long as a polycrystal whose c-axis is aligned in a direction perpendicular to the surface can be obtained. The 15 materials of the first oxide crystal layer 501 and the second oxide semiconductor layer 502 may be different or may contain the same main component.

[0275]

20 Note that in the case where oxide semiconductor materials containing the same main component are used, a boundary between the third oxide crystal layer 503a and the second oxide crystal layer 503b is unclear as illustrated by a dotted line in FIG. 14C, so that the third oxide crystal layer 503a and the second oxide crystal layer 503b can be regarded as one layer.

[0276]

25 In this manner, the polycrystalline layer formed of a stack of the third oxide crystal layer 503a and the second oxide crystal layer 503b can be obtained by crystal growth caused by two heat treatments.

[0277]

30 Note that in FIG. 14A, crystal growth of the polycrystalline layer whose crystal direction is relatively aligned and which is formed in a surface portion of the first oxide semiconductor layer proceeds in the film thickness direction from the surface; therefore, the polycrystalline layer can be formed without being influenced by the base component.

[0278]

After deposition of the second In-Ga-Zn-O film, heat treatment was performed in a nitrogen atmosphere at 650 °C for 6 minutes, and a cross section was taken. FIG. 16A is an actual TEM photograph of the cross section. A schematic view thereof is 5 illustrated in FIG. 16B. In FIG. 16A, a state in which the whole second In-Ga-Zn-O film is crystallized can be confirmed. In addition, it can be observed that the crystal of the second In-Ga-Zn-O film has c-axis that is aligned in a direction perpendicular to a surface of the second In-Ga-Zn-O film. Further, it can also be found that the vicinity 10 of an interface between the insulating layer and the first In-Ga-Zn-O film is not crystallized even after the second heat treatment.

[0279]

A mechanism in which the crystal layer whose crystal direction is relatively aligned is formed in the surface portion of the first oxide semiconductor layer, for example, of the In-Ga-Zn-O film will be described. By heat treatment, zinc included 15 in the In-Ga-Zn-O film is diffused and concentrated in the vicinity of the surface, and becomes a seed of crystal growth. In the crystal growth, crystal grows more in the lateral direction (a direction parallel to the surface) than in the depth direction (a direction perpendicular to the surface); therefore, the plate-shaped polycrystalline layer is formed. These are supposed from the fact that when TDS measurement is 20 performed to a temperature of 450 °C, peaks of In and Ga are not detected but a peak of zinc is detected in a vacuum-heat condition, in particular at around 300 °C. Note that it can be confirmed that the TDS measurement is performed in vacuum and zinc is detected at a temperature around 200 °C.

[0280]

25 As a comparative example, a sample is formed. The sample is formed in such a manner that an In-Ga-Zn-O film with a thickness of 50 nm is formed and subjected to heating at 700 °C for one hour. A TEM photograph of a cross section of the sample is shown in FIG. 17A. A schematic view thereof is illustrated in FIG. 17B. Note that the TEM photograph of FIG. 17A is taken by a high-resolution transmission electron 30 microscope ("H9000-NAR" manufactured by Hitachi, Ltd.: TEM) at a high magnification (two-million-fold magnification) and an accelerating voltage of 300 kV.

From FIG. 17A, it can be found that a region from the surface of the In-Ga-Zn-O film to a depth of about 5 nm is crystallized, and a large number of amorphous portions and a plurality of crystals whose crystal directions are not aligned exist randomly in the In-Ga-Zn-O film. Accordingly, it can be said that even when the In-Ga-Zn-O film is 5 deposited to such a large thickness as 50 nm and then subjected to heat treatment once at 700 °C that is higher than 650 °C, for one hour that is longer than 6 minutes, it is difficult to obtain a crystal layer whose crystal direction is highly aligned as a whole.

[0281]

From these results, it can be said that a polycrystalline layer having a large 10 thickness can be formed in such a manner that two depositions are performed: a polycrystalline layer serving as a seed of crystal growth is formed, then a film is deposited, and then crystal growth is performed. Accordingly, it is found that the method disclosed in this specification is extremely useful. By performing deposition 15 twice and performing heat treatment twice, a crystalline layer whose crystal direction is highly aligned, i.e., a thick polycrystalline layer whose c-axis is aligned in a direction perpendicular to a surface of the oxide semiconductor layer can be obtained.

[0282]

A device formed using a metal oxide, typically an In-Ga-Zn-O film is totally 20 different from a device formed using a single crystal Si, a device formed using SiC, and a device formed using GaN.

[0283]

As wide-gap semiconductors, SiC (3.26 eV) and GaN (3.39 eV) are known. 25 However, SiC and GaN are expensive materials. In addition, when SiC is used, a temperature higher than or equal to 1700 °C is needed for activation after doping with phosphorus or aluminum in order to selectively form a low-resistance region. In addition, in order to perform epitaxial growth of GaN, epitaxial-growth process in which heating at a temperature higher than or equal to 1200 °C is performed for a long time is performed. That is, when SiC or GaN is used, a process temperature higher than or equal to 1000 °C is needed; therefore, it is substantially impossible to thinly 30 form SiC or GaN over a glass substrate.

[0284]

Further, the crystal structure of SiC or GaN is only a single crystal. Therefore, control with a PN junction is needed and more complete single-crystallization is needed. Accordingly, a small amount of impurities which are unintentionally mixed in a manufacturing process serve as donors or acceptors; therefore, the carrier density has 5 lower limit. On the other hand, a metal oxide can have any of an amorphous structure, a polycrystalline structure, and a single crystalline structure. This is because control of a band which is equivalent to control of a PN junction is performed by utilizing each of properties represented with  $\phi_{MS}$  versus  $\chi_{OS} + 1/2Eg^{OS}$  and  $\phi_{MD}$  versus  $\chi_{OS} + 1/2Eg^{OS}$ , in other words, the properties of work functions of a source and a drain ( $\phi_{MS}$  and  $\phi_{MD}$ ), 10 electron affinity of metal oxide ( $\chi_{OS}$ ), and energy band width ( $Eg^{OS}$ ), without using control with a PN junction. This is one feature of the metal oxide.

[0285]

A metal oxide, typically an In-Ga-Zn-O film has a band gap which is three times as wide as that of single crystal silicon and is an inexpensive material because of a 15 low manufacturing cost as compared with SiC.

[0286]

The band gap of In-Ga-Zn-O is 3.05 eV, and an intrinsic carrier density is calculated based on this value. It is known that energy distribution  $f(E)$  of electrons in a solid depends on the Fermi-Dirac statistics represented by the following formula.

20 [0287]

[Formula 2]

$$f(E) = \frac{1}{1 + \exp\left(\frac{E - E_F}{kT}\right)}$$

[0288]

In the case of a normal semiconductor whose carrier density is not very high 25 (which does not degenerate), the following relational expression is satisfied.

[0289]

[Formula 3]

$$|E - E_F| > kT$$

[0290]

Therefore, the Fermi-Dirac distribution of the Formula 1 is approximated to the formula of Boltzmann distribution expressed by the following formula.

[0291]

[Formula 4]

5

$$f(E) = \exp\left[-\frac{E - E_F}{kT}\right]$$

[0292]

When an intrinsic carrier density ( $n_i$ ) is calculated using the Formula 3, the following formula can be obtained.

[0293]

10 [Formula 5]

$$n_i = \sqrt{N_C N_V} \exp\left(-\frac{E_g}{2kT}\right)$$

[0294]

Then, the values of effective density of states ( $N_C$  and  $N_V$ ) and a band gap ( $E_g$ ) of Si and In-Ga-Zn-O were substituted into the Formula 4 and an intrinsic carrier density was calculated. The results are shown in Table 1.

[0295]

[Table 1]

|                                  | Si                    | IGZO                 |
|----------------------------------|-----------------------|----------------------|
| $N_C$ (300K) [cm <sup>-3</sup> ] | $2.8 \times 10^{19}$  | $5.0 \times 10^{18}$ |
| $N_V$ (300K) [cm <sup>-3</sup> ] | $1.04 \times 10^{19}$ | $5.0 \times 10^{18}$ |
| $E_g$ (300K) [eV]                | 1.08                  | 3.05                 |
| $n_i$ (300K) [cm <sup>-3</sup> ] | $1.45 \times 10^{10}$ | $1.2 \times 10^7$    |

[0296]

It is found that In-Ga-Zn-O has extremely low intrinsic carrier density as compared to Si. In the case where the value of 3.05 eV is selected as a band gap of IGZO, it can be said that the carrier density of Si is approximately  $10^{17}$  times as large as that of In-Ga-Zn-O, assuming that the Fermi-Dirac distribution law is applicable to the intrinsic carrier density.

[0297]

25 In the case of an oxide semiconductor, a thin oxide semiconductor film can be

formed by a sputtering method at a heating temperature of from a room temperature to 400 °C, and a maximum process temperature can be set to a temperature higher than or equal to 850 °C, typically a temperature higher than or equal to 450 °C and lower than or equal to 700 °C. In the case where the maximum process temperature is set to a temperature lower than or equal to the strain point of glass, a thin oxide semiconductor film can be formed over a large-area glass substrate. Therefore, it is important for industrialization to use a metal oxide whose band gap is wide and whose maximum process temperature is lower than 850 °C, typically higher than or equal to 450 °C and lower than or equal to 700 °C.

10 [0298]

In addition, in the case of forming a three-dimensional silicon integrated circuit, since a process temperature of an oxide semiconductor is lower than a temperature at which connection at a bottom side (a silicon side) is broken (1050 °C), application to a three-dimension integrated circuit which includes a silicon integrated circuit and an oxide semiconductor circuit thereover can be achieved.

15 [0299]

As described above, using the disclosed invention, a semiconductor device having excellent characteristics, which has a novel structure, can be realized.

[0300]

20 <Modified examples>

Next, modified examples of the semiconductor devices illustrated in FIGS. 1A and 1B, FIGS. 2A to 2E, and FIGS. 3A to 3D will be described with reference to FIGS. 4A to 4C, FIGS. 5A to 5C, and FIGS. 6A and 6B. Note that many components of the semiconductor devices illustrated in FIGS. 4A to 4C, FIGS. 5A to 5C, and FIGS. 6A and 6B are common with those of the semiconductor devices illustrated in FIGS. 1A and 1B, FIGS. 2A to 2E, and FIGS. 3A to 3D; therefore, only different points will be described.

[0301]

30 The transistor 150 illustrated in FIG. 4A includes the oxide semiconductor layer 106a having a depression portion (a groove portion). The depression portion is formed by etching at the time of forming the source or drain electrode layer 108a and the source

or drain electrode layer 108b. Accordingly, the depression portion is formed in a region overlapping with the gate electrode layer 114. The depression portion can reduce the thickness of the semiconductor layer in the channel formation region, thereby contributing the prevention of a short-channel effect.

5 [0302]

The transistor 150 illustrated in FIG. 4B includes the oxide semiconductor layer 106a including a high-purity crystalline region 110. Note that the high-purity crystalline region 110 is formed by the third heat treatment after the formation of the source or drain electrode layer 108a and the source or drain electrode layer 108b.

10 Accordingly, the high-purity crystalline region 110 is formed in a region of the second oxide semiconductor layer 106a, which includes the exposed surface of the second oxide semiconductor layer 106a and overlaps with neither the source or drain electrode layer 108a nor the source or drain electrode layer 108b. Here, the high-purity crystalline region 110 is a region having higher crystallinity than the other region in the second oxide semiconductor layer 106a. By including the high-purity crystalline region 110, the second oxide semiconductor layer 106a can have a higher electrical anisotropy, and electric characteristics of the semiconductor device can be increased.

15 [0303]

The transistor 150 illustrated in FIG. 4C includes the oxide semiconductor layer 106a having a depression portion (a groove portion) and also includes the high-purity crystalline region 110 in a region of the second oxide semiconductor layer 106a, which includes the exposed surface of the second oxide semiconductor layer 106a and overlaps with neither the source or drain electrode layer 108a nor the source or drain electrode layer 108b. In other words, the transistor illustrated in FIG. 4C has features of both the transistor 150 of FIG. 4A and the transistor 150 of FIG. 4B. The effects caused from the structure are similar to the effects caused in the cases of FIGS. 4A and 4B.

20 [0304]

The transistor 150 illustrated in FIG. 5A includes an insulating layer 109a and an insulating layer 109b which have substantially the same shape as the source or drain electrode layer 108a and the source or drain electrode layer 108b, over the source or drain electrode layer 108a and the source or drain electrode layer 108b. In this case, there is an advantage in that capacitance (so-called gate capacitance) between the source

and the drain electrode layer and the gate electrode can be reduced. Note that in this specification, the expression "substantially the same" does not necessarily mean "exactly the same" in a strict sense and includes the meaning of being considered as the same. For example, a difference made by a single etching process is acceptable.

5 Further, the thickness does not need to be the same.

[0305]

The transistor 150 illustrated in FIG. 5B includes the oxide semiconductor layer 106a having a depression portion (a groove portion) and also includes an insulating layer 109a and an insulating layer 109b which have substantially the same shape as the 10 source or drain electrode layer 108a and the source or drain electrode layer 108b, over the source or drain electrode layer 108a and the source or drain electrode layer 108b. In other words, the transistor illustrated in FIG. 5B has features of both the transistor 150 of FIG. 4A and the transistor 150 of FIG. 5A. The effects caused from the structure are similar to the effects caused in the cases of FIG. 4A and FIG. 5A.

15 [0306]

The transistor 150 illustrated in FIG. 5C includes the high-purity crystalline region 110 in a region of the second oxide semiconductor layer 106a, which includes the exposed surface of the second oxide semiconductor layer 106a and overlaps with neither the source or drain electrode layer 108a nor the source or drain electrode layer 108b, 20 and the transistor 150 illustrated in FIG. 5C also includes an insulating layer 109a and an insulating layer 109b which have substantially the same shape as the source or drain electrode layer 108a and the source or drain electrode layer 108b, over the source or drain electrode layer 108a and the source or drain electrode layer 108b. In other words, the transistor illustrated in FIG. 5C has features of both the transistor 150 of FIG. 4B and 25 the transistor 150 of FIG. 5A. The effects caused from the structure are similar to the effects caused in the cases of FIG. 4B and FIG. 5A.

[0307]

The transistor 150 illustrated in FIG. 6A includes the source or drain electrode layer 108a and the source or drain electrode layer 108b each having a single-layer 30 structure. Specifically, a single-layer structure of a titanium layer can be employed, for example. In the case of the source and drain electrode layers having a single-layer structure, a favorable tapered shape can be obtained by etching as compared to the case

of employing a stacked structure.

[0308]

The transistor 150 illustrated in FIG. 6B includes a conductive layer 107a formed of a material having a low ability of extracting oxygen (a material having a low oxygen affinity) in a region where the source or drain electrode layer 108a is in contact with the oxide semiconductor layer 106a and also includes a conductive layer 107b formed of a material having a low ability of extracting oxygen in a region where the source or drain electrode layer 108b is in contact with the oxide semiconductor layer 106a. With the conductive layers having a low ability of extracting oxygen as described above, a change to an n-type in the oxide semiconductor layer due to extraction of oxygen can be prevented; accordingly, an adverse effect to transistor characteristics caused by uneven change of the oxide semiconductor layer to an n-type or the like can be prevented.

[0309]

Note that the source or drain electrode layer 108a and the source or drain electrode layer 108b having a two-layer structure are employed in FIG. 6B; however, an embodiment of the disclosed invention is not limited to this structure. They may have a single-layer structure of a conductive layer formed of a material having a low ability of extracting oxygen or a stacked structure of three or more layers. In the case of a single-layer structure, a single-layer structure of a titanium nitride film can be employed for example. In the case of a stacked structure, a two-layer structure of a titanium nitride film and a titanium film can be employed, for example.

[0310]

The transistor 150 illustrated in FIG. 28A includes the first oxide semiconductor layer 104a in a lower part of which an amorphous remains. Here, an enlarged view of a region including the first oxide semiconductor layer 104a of FIG. 28A is illustrated in FIG. 28B. As illustrated in FIG. 28B, the first oxide semiconductor layer 104a has a feature of including an amorphous region 104aa in a lower part and a crystalline region 104ab in an upper part. It is preferable that the amorphous region remains below the crystalline region functioning as a channel formation region of the transistor 150, because carriers flowing in the crystalline region are prevented from being directly affected by the interface between the insulating layer

102 and the first oxide semiconductor layer 104a.

[0311]

FIG. 29 is a cross-sectional view illustrating an example of a structure of a semiconductor device. The semiconductor device illustrated in FIG. 29 includes a 5 transistor 250 including a material (e.g., silicon) other than an oxide semiconductor in a lower portion and the transistor 150 including an oxide semiconductor in an upper portion. The transistor 150 including an oxide semiconductor is the transistor 150 illustrated in FIG. 1A. Note that although the transistors 250 and 150 are n-channel transistors here, p-channel transistors may be employed. In particular, it is easy to use 10 a p-channel transistor as the transistor 250.

[0312]

The transistor 250 includes a channel formation region 216 provided in a substrate 200 containing a semiconductor material, impurity regions 214 and high-concentration impurity regions 220 (collectively called simply impurity regions) 15 formed with the channel formation region 216 positioned therebetween, a gate insulating layer 208a over the channel formation region 216, a gate electrode layer 210a over the gate insulating layer 208a, and source or drain electrode layers 230a and 230b electrically connected to the impurity regions 214 (see FIG. 29).

[0313]

20 Here, sidewall insulating layers 218 are formed on side surfaces of the gate electrode layer 210a. The high-concentration impurity regions 220 are provided in regions of the substrate 200 which do not overlap with the sidewall insulating layers 218 when seen from above. Metal compound regions 224 are provided in contact with the high-concentration impurity regions 220. An element isolation insulating layer 206 is provided over the substrate 200 so as to surround the transistor 250. An 25 interlayer insulating layer 226 and an interlayer insulating layer 228 are provided so as to cover the transistor 250. The source or drain electrode layer 230a and the source or drain electrode layer 230b are electrically connected to the metal compound regions 224 through openings formed in the interlayer insulating layer 226, the interlayer insulating 30 layer 228, and an insulating layer 234. In other words, the source or drain electrode layer 230a and the source or drain electrode layer 230b are electrically connected to the high-concentration impurity regions 220 and the impurity regions 214 through the metal

compound regions 224.

[0314]

The transistor 150 includes the oxide semiconductor layer 106a provided over the insulating layer 102, the source or drain electrode layer 108a and the source or drain electrode layer 108b provided over the oxide semiconductor layer 106a and electrically connected to the oxide semiconductor layer 106a, a gate insulating layer 112 provided so as to cover the oxide semiconductor layer 106a, the source or drain electrode layer 108a, and the source or drain electrode layer 108b, and a gate electrode layer 114 provided over the gate insulating layer 112 in a region overlapping with the oxide semiconductor layer 106a (see FIG. 29).

[0315]

In addition, over the transistor 150, the interlayer insulating layer 116 and the interlayer insulating layer 118 are provided. Openings that reach the source or drain electrode layer 108a and the source or drain electrode layer 108b are formed in the gate insulating layer 112, the interlayer insulating layer 116, and the interlayer insulating layer 118. An electrode 254d and an electrode 254e are formed in contact with the source or drain electrode layer 108a and the source or drain electrode layer 108b, respectively, through the respective openings. In a similar manner to that of the electrodes 254d and 254e, an electrode 254a, an electrode 254b, and an electrode 254c are formed in contact with an electrode 236a, an electrode 236b, and an electrode 236c, respectively, through openings provided in the gate insulating layer 112, the interlayer insulating layer 116, and the interlayer insulating layer 118.

[0316]

Here, the oxide semiconductor layer 106a is preferably an oxide semiconductor layer which is purified by sufficiently removing an impurity such as hydrogen therefrom and supplying oxygen thereto. Specifically, the hydrogen concentration of the oxide semiconductor layer 106a is  $5 \times 10^{19} /cm^3$  or lower, preferably  $5 \times 10^{18} /cm^3$  or lower, and further preferably  $5 \times 10^{17} /cm^3$  or lower. Note that the oxide semiconductor layer 106a which is purified by sufficiently reducing the hydrogen concentration and supplying oxygen has a carrier density (e.g., lower than  $1 \times 10^{12} /cm^3$ , preferably  $1.45 \times 10^{10} /cm^3$  or lower) which is sufficiently lower than that of a general silicon wafer (a

silicon wafer to which an impurity element such as phosphorus or boron is slightly added) (approximately  $1 \times 10^{14} /cm^3$ ). The transistor 150 with excellent off-state current characteristics can be obtained with the use of such an i-type or substantially i-type oxide semiconductor. For example, when the drain voltage  $V_d$  is +1 V or +10 V and the gate voltage  $V_g$  is set in the range of from -20 V to -5 V, the off-state current is  $1 \times 10^{-13} A$  or less. The oxide semiconductor layer 106a which is purified by a sufficient reduction in the hydrogen concentration as described above is used so that the off-state current of the transistor 150 is reduced, whereby a semiconductor device with a novel structure can be realized. Note that the above hydrogen concentration of the oxide semiconductor layer 106a is measured by secondary ion mass spectrometry (SIMS).

[0317]

Note that an oxide semiconductor included in the oxide semiconductor layer is not particularly limited as long as it has a non-single-crystal structure. A variety of structures, such as an amorphous structure, a microcrystalline structure (also including a nanocrystalline structure and the like), a polycrystalline structure, a structure in which microcrystals or polycrystals are included in an amorphous structure, or a structure in which microcrystals or polycrystals are formed at a surface of an amorphous structure can be employed.

[0318]

An insulating layer 256 is provided over the interlayer insulating layer 118. An electrode 258a, an electrode 258b, an electrode 258c, and an electrode 258d are provided so as to be embedded in the insulating layer 256. The electrode 258a is in contact with the electrode 254a. The electrode 258b is in contact with the electrode 254b. The electrode 258c is in contact with the electrode 254c and the electrode 254d. The electrode 258d is in contact with the electrode 254e. It is preferable to use a material containing copper for part of the electrode 258a, the electrode 258b, the electrode 258c, and the electrode 258d. In the case of using a material containing copper for part of the electrode 258a, the electrode 258b, the electrode 258c, and the electrode 258d, conductivity can be increased.

[0319]

In other words, the source or drain electrode layer 108a of the transistor 150 is

electrically connected to another element (such as a transistor including a material other than an oxide semiconductor) through an electrode 230c, the electrode 236c, the electrode 254c, the electrode 258c, and the electrode 254d (see FIG. 29). In addition, the source or drain electrode layer 108b of the transistor 150 is electrically connected to another element through the electrode 254e and the electrode 258d. Note that the structure of connection electrodes (such as the electrode 230c, the electrode 236c, the electrode 254c, the electrode 258c, and the electrode 254d) is not limited to the above structure, and appropriate addition, omission, or the like is possible.

[0320]

Although an example of typical connection relationship is given above, an embodiment of the disclosed invention is not limited to the example. For example, the gate electrode layer 210a of the transistor 250 and the source or drain electrode layer 108a of the transistor 150 may be electrically connected to each other.

[0321]

As described above, an embodiment of the disclosed invention can be modified in various ways. In addition, the modified example is not limited to the above-described modified examples. For example, the structures of FIG. 4A, FIG. 4B, FIG. 4C, FIG. 5A, FIG. 5B, FIG. 5C, FIG. 6A, FIG. 6B, FIGS. 28A and 28B, and FIG. 29 may be combined as appropriate as another modified example. It is needless to say that addition, omission, and the like are possible within the scope of the description in this specification or the like.

[0322]

The structures, methods, and the like described in this embodiment can be combined as appropriate with any of the structures, methods, and the like described in the other embodiments.

[0323]

(Embodiment 2)

In this embodiment, semiconductor devices having structures different from the semiconductor devices of the above embodiment, and a manufacturing method thereof will be described with reference to FIGS. 7A and 7B, FIGS. 8A to 8D, FIGS. 9A to 9C, FIGS. 10A to 10C, FIGS. 11A to 11C, and FIGS. 12A to 12C. Note that the structures described in this embodiment are in common with the structures described in the above

embodiment in many points; therefore, only different points will be mainly described below.

[0324]

<The structure of the semiconductor device>

5 FIGS. 7A and 7B are cross-sectional views illustrating the transistor 150 which is an example of the structure of a semiconductor device.

[0325]

10 The point different from the structure of FIGS. 1A and 1B is that a gate electrode layer 101a exists below the first oxide semiconductor layer 104a. In other words, the transistor 150 illustrated in FIGS. 7A and 7B includes the gate electrode layer 101a over the substrate 100, the insulating layer 102 covering the gate electrode layer 101a, the first oxide semiconductor layer 104a provided over the insulating layer 102, the second oxide semiconductor layer 106a provided over the first oxide semiconductor layer 104a, the source or drain electrode layer 108a and the source or 15 drain electrode layer 108b which are electrically connected to the oxide semiconductor layer 106a, the gate insulating layer 112 covering the second oxide semiconductor layer 106a, the source or drain electrode layer 108a, and the source or drain electrode layer 108b, and the gate electrode layer 114 over the gate insulating layer 112 (see FIGS. 7A and 7B). Here, the insulating layer 102 also functions as a gate insulating layer.

20 [0326]

In addition, the interlayer insulating layer 116 and the interlayer insulating layer 118 are provided over the transistor 150. Note that the interlayer insulating layer 116 and the interlayer insulating layer 118 are not requisite components and may be omitted as appropriate.

25 [0327]

As described in Embodiment 1, the first oxide semiconductor layer 104a includes the crystalline region in the region including the surface, and the second oxide semiconductor layer 106a is formed by crystal growth from the crystalline region of the first oxide semiconductor layer 104a.

30 [0328]

The gate electrode layer 101a illustrated in FIGS. 7A and 7B can function as a so-called back gate. The potential of the back gate can be a fixed potential, e.g., 0V or

a ground potential, and may be determined as appropriate. In addition, by providing the gate electrodes above and below the oxide semiconductor layer, in a bias-temperature stress test (hereinafter, referred to as a BT test) for examining reliability of the thin film transistor, the amount of shift in threshold voltage of the thin film transistor in the BT test can be reduced. That is, provision of the gate electrodes above and below the oxide semiconductor layer can improve the reliability. Further, by controlling gate voltage applied to the back gate, the threshold voltage can be controlled. By setting the threshold voltage to be positive, the transistor can be function as an enhancement type transistor. Alternatively, by setting the threshold voltage to be negative, the transistor can functions as a depletion type transistor. For example, an inverter circuit including a combination of an enhancement type transistor and a depletion type transistor (hereinafter, the circuit is referred to as an EDMOS circuit) can be formed to be used for a driver circuit. The driver circuit includes at least a logic circuit portion, and a switch portion or a buffer portion. The logic circuit portion has a circuit structure including the above-described EDMOS circuit.

[0329]

In the oxide semiconductor layer, a region overlapping with the step of the insulating layer 102 includes a crystal boundary and is polycrystalline. A region serving as a channel formation region in the oxide semiconductor layer has at least a flat surface. The first oxide semiconductor layer and the second oxide semiconductor layer are polycrystals, and c-axis of the first oxide semiconductor layer and c-axis of the second oxide semiconductor layer are aligned in the same direction. The variation in height of the surface of the second oxide semiconductor layer is preferably 1 nm or less (further preferably 0.2 nm or less) in a region overlapping with a gate electrode layer (the channel formation region).

[0330]

For the details of structural elements, the above embodiment can be referred to, and description thereof will be omitted.

[0331]

By using the second oxide semiconductor layer 106a formed by crystal growth from the crystalline region of the purified first oxide semiconductor layer 104a like the structures illustrated in FIGS. 7A and 7B, a semiconductor device having favorable

electric characteristics can be realized.

[0332]

In the case where the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a are formed using the same material (i.e., in the case of 5 homoepitaxy), the boundary between the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a may not be able to be identified. There is a case where the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a can be regarded as one layer (see FIG. 7A).

[0333]

10 Alternatively, the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a may be formed using different materials (see FIG. 7B). In the case where the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a are formed using different materials (i.e., in the case of 15 heteroepitaxy), for example, the first oxide semiconductor layer 104a can be formed using an In-Zn-O-based material which is a two-component metal oxide, and the second oxide semiconductor layer 106a can be formed using an In-Ga-Zn-O-based material which is a three-component metal oxide.

[0334]

20 The second oxide semiconductor layer 106a is comparatively stable, and thus can prevent entry of an impurity (e.g., moisture) thereto. Accordingly, the reliability of the second oxide semiconductor layer 106a can be improved.

[0335]

25 Further, by inclusion of the gate electrode layer 101a which is a so-called back gate, electric characteristics of the transistor 150 can be easily controlled. Note that a potential the same as or different from that applied to the gate electrode layer 114 may be applied to the gate electrode layer 101a. Alternatively, the gate electrode layer 101a may be in a floating state.

[0336]

<Method for manufacturing a semiconductor device>

30 Next, a manufacturing method of the transistor 150 which is an example of the structure of a semiconductor device will be described with reference to FIGS. 8A to 8D, FIGS. 9A to 9C, and FIGS. 10A to 10C.

## [0337]

First, a conductive layer 101 is formed over the substrate 100 (see FIG. 8A). For the details of the substrate 100, the above embodiment can be referred to and description thereof is omitted.

## 5 [0338]

The conductive layer 101 can be formed by a PVD method such as a sputtering method or a CVD method such as a plasma CVD method. The conductive layer 101 can be formed using an element selected from aluminum, chromium, copper, tantalum, titanium, molybdenum, and tungsten, an alloy including any of these elements as a 10 component, or the like. A material including one or more of manganese, magnesium, zirconium, beryllium, and thorium may be used. A material including aluminum and one or more of elements selected from titanium, tantalum, tungsten, molybdenum, chromium, neodymium, and scandium may be used.

## [0339]

15 The conductive layer 101 may also be formed using a conductive metal oxide. As the conductive metal oxide, indium oxide ( $In_2O_3$ ), tin oxide ( $SnO_2$ ), zinc oxide ( $ZnO$ ), an indium oxide-tin oxide alloy ( $In_2O_3-SnO_2$ , which is abbreviated to ITO in some cases), an indium oxide-zinc oxide alloy ( $In_2O_3-ZnO$ ), or any of these metal oxide materials in which silicon or silicon oxide is included can be used.

## 20 [0340]

The conductive layer 101 can have either a single-layer structure or a stacked structure of two or more layers. In an embodiment of the disclosed invention, since heat treatment at a relatively high temperature is performed after formation of the conductive layer 101, the conductive layer 101 is preferably formed using a material 25 having high heat resistance. As the material having high heat resistance, titanium, tantalum, tungsten, molybdenum, or the like can be given, for example. Polysilicon whose conductivity is increased by addition of an impurity element or the like can also be used.

## [0341]

30 Next, the conductive layer 101 is selectively etched to form the gate electrode layer 101a, and the insulating layer 102 is formed to cover the gate electrode layer 101a (see FIG. 8B).

[0342]

For light exposure in forming a mask used for etching, ultraviolet light, KrF laser light, or ArF laser light is preferably used. Particularly for light exposure in the case where the channel length (L) is less than 25 nm, light exposure for forming a mask is preferably performed with extreme ultraviolet light whose wavelength is several nanometers to several tens of nanometers, which is extremely short. Light exposure using extreme ultraviolet light has a feature of high resolution and large depth of focus and, therefore, is appropriate for miniaturization.

[0343]

10 The gate electrode layer 101a is a so-called back gate. By the existence of the gate electrode layer 101a, electric field in the oxide semiconductor layer 106a can be controlled, whereby electric characteristics of the transistor 150 can be controlled. Note that the gate electrode layer 101a may be electrically connected to another wiring, electrode, or the like so that a potential is applied to the gate electrode layer 101a, or 15 may be insulated so as to be in a floating state.

[0344]

20 Note that a "gate electrode" commonly means a gate electrode whose potential can be controlled intentionally; however, a "gate electrode" in this specification also means a gate electrode whose potential is not intentionally controlled. For example, the conductive layer which is insulated and in a floating state as described above is, in some cases, called a "gate electrode layer."

[0345]

25 The insulating layer 102 functions as a gate insulating layer as well as a base. The insulating layer 102 can be formed by a CVD method, a sputtering method, or the like. The insulating layer 102 is preferably formed so as to include silicon oxide, silicon nitride, silicon oxynitride, silicon nitride oxide, aluminum oxide, hafnium oxide, tantalum oxide, or the like. Note that the insulating layer 102 may have a single-layer structure or a stacked structure. There is no particular limitation on the thickness of the insulating layer 102; for example, the insulating layer 102 can have a thickness 30 greater than or equal to 10 nm and less than or equal to 500 nm.

[0346]

If hydrogen, water, or the like is contained in the insulating layer 102,

hydrogen may enter the oxide semiconductor layer or extract oxygen from the oxide semiconductor layer, whereby characteristics of the transistor may be degraded. Therefore, it is desirable to form the insulating layer 102 so as to include as little hydrogen or water as possible.

5 [0347]

In the case of using a sputtering method or the like, for example, it is desirable that the insulating layer 102 be formed in a state where moisture remaining in the treatment chamber is removed. In order to remove moisture remaining in the treatment chamber, an adsorption-type vacuum pump such as a cryopump, an ion pump, or a 10 titanium sublimation pump is preferably used. A turbo pump provided with a cold trap may be used. From the treatment chamber evacuated with a cryopump or the like, hydrogen, water, or the like is sufficiently removed; thus, the concentration of an impurity in the insulating layer 102 can be reduced.

[0348]

15 When the insulating layer 102 is formed, it is desirable to use a high-purity gas in which an impurity such as hydrogen or water is reduced so that the concentration is decreased to approximately a value expressed in the unit “ppm” (preferably, “ppb”).

[0349]

20 The insulating layer 102 needs to have high quality, in a manner similar to that of the gate insulating layer 112. Therefore, the insulating layer 102 is preferably formed by a method that can be employed for the gate insulating layer 112. For the details, the above embodiment can be referred to and description thereof is omitted.

[0350]

25 Next, the first oxide semiconductor layer 104 is formed over the insulating layer 102, and first heat treatment is performed to crystallize a region including at least a surface of the first oxide semiconductor layer, whereby the first oxide semiconductor layer 104 is formed (see FIG. 8C). As for the details of the formation method of the first oxide semiconductor layer, conditions of the first heat treatment, and the first oxide semiconductor layer 104, the above embodiment can be referred to and description 30 thereof is omitted.

[0351]

In the first oxide semiconductor layer 104, a region overlapping with the step

of the gate insulating layer includes a crystal boundary and is polycrystalline. A region serving as a channel formation region in the first oxide semiconductor layer 104 has at least a flat surface. The first oxide semiconductor layer and the second oxide semiconductor layer are polycrystals, and c-axis of the first oxide semiconductor layer and c-axis of the second oxide semiconductor layer are aligned in the same direction.

5 [0352]

Next, a second oxide semiconductor layer is formed over the first oxide semiconductor layer 104 which includes the crystalline region in a region including at least the surface, and second heat treatment is performed to cause crystal growth using 10 the crystalline region of the first oxide semiconductor layer 104 as a seed. Thus, the second oxide semiconductor layer 106 is formed (see FIG. 8D). As for the details of the formation method of the second oxide semiconductor layer, conditions of the second heat treatment, and the second oxide semiconductor layer 106, the above embodiment can be referred to and description thereof is omitted.

15 [0353]

Next, the first oxide semiconductor layer 104 and the second oxide semiconductor layer 106 are processed by a method such as etching using a mask; thus, the island-shaped first oxide semiconductor layer 104a and the island-shaped second oxide semiconductor layer 106a are formed (see FIG. 9A). Here, it needs to be noted 20 that the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a are formed in the region overlapping with the gate electrode layer 101a. For the details, the above embodiment can be referred to.

[0354]

Next, the conductive layer 108 is formed in contact with the second oxide 25 semiconductor layer 106a (see FIG. 9B). The conductive layer 108 is selectively etched to form the source or drain electrode layer 108a and the source or drain electrode layer 108b (see FIG. 9C). For the conductive layer 108, the source or drain electrode layer 108a, the source or drain electrode layer 108b, the etching step, and the other details, the above embodiment can be referred to.

30 [0355]

One feature is that the gate electrode layer 101a includes a region overlapping with the source or drain electrode layer 108a (or the source or drain electrode layer

108b) as illustrated in FIG. 9C. The gate electrode layer 101a includes a region between an edge portion of the source or drain electrode layer 108a and a step of the insulating layer 102, in other words, a region between the edge portion of the source or drain electrode layer 108a and a point of the gate insulating layer, at which a flat surface 5 is changed to a surface of a tapered portion in the cross-sectional view (here, an Lov region in FIG. 9C). The Lov region is important in view of preventing carriers from flowing to a crystal grain boundary generated due to the step of the edge portion of the gate electrode layer.

[0356]

10 Next, in a manner similar to that of the above embodiment, heat treatment (third heat treatment) may be performed on the second oxide semiconductor layer 106a. By the third heat treatment, a high-purity crystalline region is formed in a region of the second oxide semiconductor layer 106a, which includes the exposed surface of the second oxide semiconductor layer 106a and overlaps with neither the source or drain 15 electrode layer 108a nor the source or drain electrode layer 108b. The area of the high-purity crystalline region varies depending on the material of the second oxide semiconductor layer 106a, conditions of the heat treatment, and the like. For example, the high-purity crystalline region can be extended to the lower interface of the second oxide semiconductor layer 106a. For the third heat treatment and the other details, the 20 above embodiment can be referred to.

[0357]

25 Next, the gate insulating layer 112 is formed in contact with part of the second oxide semiconductor layer 106a without exposure to the air (see FIG. 10A). After that, the gate electrode layer 114 is formed in a region overlapping with the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a over the gate insulating layer 112 (see FIG. 10B). Then, the interlayer insulating layer 116 and the interlayer insulating layer 118 are formed over the gate insulating layer 112 and the gate electrode layer 114 (see FIG. 10C). For the details of above-described step, the above embodiment can be referred to.

30 [0358]

Using the method described in this embodiment, the second oxide semiconductor layer 106a which is formed by crystal growth from the crystalline region

of the first oxide semiconductor layer 104a can be formed; accordingly, a semiconductor device having favorable electric characteristics can be realized.

[0359]

Using the method described in this embodiment, the hydrogen concentration in the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a is less than or equal to  $5 \times 10^{19} / \text{cm}^3$ , and the off-state current of the transistor is smaller than or equal to  $1 \times 10^{-13} \text{ A}$ . Since the first oxide semiconductor layer 104a and the second oxide semiconductor layer 106a which are purified by sufficient reduction of the hydrogen concentration and supply of oxygen are used, the semiconductor device having excellent characteristics can be realized.

[0360]

Further, with the gate electrode layer serving as a so-called back gate, electric characteristics of the semiconductor device can be easily controlled.

[0361]

As described above, using the disclosed invention, a semiconductor device having excellent characteristics, which has a novel structure, can be realized.

[0362]

<Modified examples>

Next, modified examples of the semiconductor devices illustrated in FIGS. 7A and 7B, FIGS. 8A to 8D, FIGS. 9A to 9C, and FIGS. 10A to 10C will be described with reference to FIGS. 11A to 11C, FIGS. 12A to 12C, and FIG. 13. Note that many components of the semiconductor devices illustrated in FIGS. 11A to 11C, FIGS. 12A to 12C, and FIG. 13 are common with those of the semiconductor devices illustrated in FIGS. 7A and 7B, FIGS. 8A to 8D, FIGS. 9A to 9C, and FIGS. 10A to 10C; therefore, only different points will be described.

[0363]

The transistor 150 illustrated in FIG. 11A includes the oxide semiconductor layer 106a having a depression portion (a groove portion). The depression portion is formed by etching at the time of forming the source or drain electrode layer 108a and the source or drain electrode layer 108b. Accordingly, the depression portion is formed in a region overlapping with the gate electrode layer 114. The depression

portion can reduce the thickness of the semiconductor layer in the channel formation region, thereby contributing the prevention of a short-channel effect.

[0364]

The transistor 150 illustrated in FIG. 11B includes the oxide semiconductor layer 106a including the high-purity crystalline region 110. Note that the high-purity crystalline region 110 is formed by the third heat treatment after the formation of the source or drain electrode layer 108a and the source or drain electrode layer 108b. Accordingly, the high-purity crystalline region 110 is formed in a region of the second oxide semiconductor layer 106a, which includes the exposed surface of the second oxide semiconductor layer 106a and overlaps with neither the source or drain electrode layer 108a nor the source or drain electrode layer 108b. Here, the high-purity crystalline region 110 is a region having higher crystallinity than the other region in the second oxide semiconductor layer 106a. By including the high-purity crystalline region 110, the second oxide semiconductor layer 106a can have a higher electrical anisotropy, and electric characteristics of the semiconductor device can be increased.

[0365]

The transistor 150 illustrated in FIG. 11C includes the oxide semiconductor layer 106a having a depression portion (a groove portion) and also includes the high-purity crystalline region 110 in a region of the second oxide semiconductor layer 106a, which includes the exposed surface of the second oxide semiconductor layer 106a and overlaps with neither the source or drain electrode layer 108a nor the source or drain electrode layer 108b. In other words, the transistor illustrated in FIG. 11C has features of both the transistor 150 of FIG. 11A and the transistor 150 of FIG. 11B. The effects caused from the structure are similar to the effects caused in the cases of FIGS.

25 11A and 11B.

[0366]

The transistor 150 illustrated in FIG. 12A includes an insulating layer 109a and an insulating layer 109b which have substantially the same shape as the source or drain electrode layer 108a and the source or drain electrode layer 108b, over the source or drain electrode layer 108a and the source or drain electrode layer 108b. In this case, there is an advantage in that capacitance (so-called gate capacitance) between the source and the drain electrode layer and the gate electrode can be reduced. Note that in this

specification, the expression "substantially the same" does not necessarily mean "exactly the same" in a strict sense and includes the meaning of being considered as the same. For example, a difference made by a single etching process is acceptable. Further, the thickness does not need to be the same.

5 [0367]

The transistor 150 illustrated in FIG. 12B includes the oxide semiconductor layer 106a having a depression portion (a groove portion) and also includes an insulating layer 109a and an insulating layer 109b which have substantially the same shape as the source or drain electrode layer 108a and the source or drain electrode layer 108b, over the source or drain electrode layer 108a and the source or drain electrode layer 108b. In other words, the transistor illustrated in FIG. 12B has features of both the transistor 150 of FIG. 11A and the transistor 150 of FIG. 12A. The effects caused from the structure are similar to the effects caused in the cases of FIG. 11A and FIG. 12A.

15 [0368]

The transistor 150 illustrated in FIG. 12C includes the high-purity crystalline region 110 in a region of the second oxide semiconductor layer 106a, which includes the exposed surface of the second oxide semiconductor layer 106a and overlaps with neither the source or drain electrode layer 108a nor the source or drain electrode layer 108b, and the transistor 150 illustrated in FIG. 12C also includes an insulating layer 109a and an insulating layer 109b which have substantially the same shape as the source or drain electrode layer 108a and the source or drain electrode layer 108b, over the source or drain electrode layer 108a and the source or drain electrode layer 108b. In other words, the transistor illustrated in FIG. 12C has features of both the transistor 150 of FIG. 11B and the transistor 150 of FIG. 12A. The effects caused from the structure are similar to the effects caused in the cases of FIG. 11B and FIG. 12A.

[0369]

The transistor 150 illustrated in FIG. 13 includes a conductive layer 107a formed of a material having a low ability of extracting oxygen (a material having a low oxygen affinity) in a region where the source or drain electrode layer 108a is in contact with the oxide semiconductor layer 106a and also includes a conductive layer 107b formed of a material having a low ability of extracting oxygen in a region where the

source or drain electrode layer 108b is in contact with the oxide semiconductor layer 106a. With the conductive layers having a low ability of extracting oxygen as described above, a change to an n-type in the oxide semiconductor layer due to extraction of oxygen can be prevented; accordingly, an adverse effect to transistor 5 characteristics caused by uneven change of the oxide semiconductor layer to an n-type or the like can be prevented.

[0370]

Note that the source or drain electrode layer 108a and the source or drain electrode layer 108b having a two-layer structure are employed in FIG. 13; however, an 10 embodiment of the disclosed invention is not limited to this structure. They may have a single-layer structure of a conductive layer formed of a material having a low ability of extracting oxygen or a stacked structure of three or more layers. In the case of a single-layer structure, a single-layer structure of a titanium nitride film can be employed, for example. In the case of a stacked structure, a two-layer structure of a titanium 15 nitride film and a titanium film can be employed, for example.

[0371]

As described above, an embodiment of the disclosed invention can be modified in various ways. In addition, the modified example is not limited to the 20 above-described modified examples. For example, the structures of FIG. 11A, FIG. 11B, FIG. 11C, FIG. 12A, FIG. 12B, FIG. 12C, and FIG. 13 may be combined as appropriate as another modified example. It is needless to say that addition, omission, and the like are possible within the scope of the description in this specification or the like.

[0372]

25 The structures, methods, and the like described in this embodiment can be combined as appropriate with any of the structures, methods, and the like described in the other embodiments.

[0373]

(Embodiment 3)

30 In this embodiment, examples of electronic devices each including the semiconductor device according to any of the above-described embodiments will be described with reference to FIGS. 30A to 30F. The semiconductor device according to

any of the above embodiments has unprecedented excellent characteristics. Therefore, an electronic device with a novel structure can be provided by using the semiconductor device.

[0374]

5 FIG. 30A illustrates a notebook personal computer including the semiconductor device according to any of the above embodiments, and includes a main body 301, a housing 302, a display portion 303, a keyboard 304, and the like. The semiconductor device according to the disclosed invention is integrated, mounted on a circuit board or the like, and incorporated in the housing 302. In addition, the semiconductor device according to the disclosed invention can be applied to the display portion 303. By applying the semiconductor device according to the disclosed invention to an integrated circuit board or the like, high-speed circuit operation can be realized. Furthermore, by applying the semiconductor device according to the disclosed invention to the display portion 303, high-quality images can be displayed. By applying the semiconductor device according to the disclosed invention to a personal computer as described above, a high-performance personal computer can be provided.

10

15

[0375]

FIG. 30B illustrates a personal digital assistant (PDA) including the semiconductor device according to any of the above embodiments. A main body 311 is provided with a display portion 313, an external interface 315, operation buttons 314, and the like. Further, a stylus 312 is provided as an accessory for operation. The semiconductor device according to the disclosed invention is integrated, mounted on a circuit board or the like, and incorporated in the main body 311. In addition, the semiconductor device according to the disclosed invention can be applied to the display portion 313. By applying the semiconductor device according to the disclosed invention to an integrated circuit board or the like, high-speed circuit operation can be realized. Furthermore, by applying the semiconductor device according to the disclosed invention to the display portion 313, high-quality images can be displayed. By applying the semiconductor device according to the disclosed invention to a personal digital assistant (PDA) as described above, a high-performance personal digital assistant (PDA) can be provided.

20

25

30

[0376]

FIG. 30C illustrates an electronic book 320 as an example of electronic paper including the semiconductor device according to any of the above embodiments. The electronic book 320 includes two housings, a housing 321 and a housing 323. The housing 321 is combined with the housing 323 by a hinge 337, so that the electronic book 320 can be opened and closed using the hinge 337 as an axis. With such a structure, the electronic book 320 can be used like a paper book.

[0377]

The housing 321 includes a display portion 325, and the housing 323 includes a display portion 327. The semiconductor device according to the disclosed invention is integrated, mounted on a circuit board or the like, and incorporated in the housing 323 or the housing 321. The semiconductor device according to the disclosed invention can be applied to the display portion 327. The display portion 325 and the display portion 327 can display a continuous image or different images. A structure for displaying different images enables text to be displayed on the right display portion (the display portion 325 in FIG. 30C) and images to be displayed on the left display portion (the display portion 327 in FIG. 30C). By applying the semiconductor device according to the disclosed invention to an integrated circuit board or the like, high-speed circuit operation can be realized. By applying the semiconductor device according to the disclosed invention to the display portion 327, high-quality images can be displayed.

[0378]

FIG. 30C illustrates an example in which the housing 321 is provided with an operation portion and the like. For example, the housing 321 is provided with a power switch 331, operation keys 333, a speaker 335, and the like. The operation keys 333 allow pages to be turned. Note that a keyboard, a pointing device, or the like may also be provided on the same side of the housing as the display portion. Furthermore, an external connection terminal (an earphone terminal, a USB terminal, a terminal that can be connected to an AC adapter or various cables such as a USB cable, or the like), a recording medium insertion portion, and the like may be provided on the back surface or the side surface of the housing. The electronic book 320 can also serve as an electronic dictionary.

[0379]

In addition, the electronic book 320 can send and receive information wirelessly. Through wireless communication, desired book data or the like can be purchased and downloaded from an electronic book server.

[0380]

5 Note that electronic paper can be used for devices in all fields as long as they can display data. For example, to display data, electronic paper can be applied to posters, advertisement in vehicles such as trains, a variety of cards such as credit cards, and the like as well as electronic books. By applying the semiconductor device according to the disclosed invention to electronic paper as described above, 10 high-performance electronic paper can be provided.

[0381]

15 FIG. 30D illustrates a cellular phone including the semiconductor device according to any of the above embodiments. The cellular phone includes two housings, a housing 340 and a housing 341. The housing 341 includes a display panel 342, a speaker 343, a microphone 344, a pointing device 346, a camera lens 347, an external connection terminal 348, and the like. The housing 340 includes a solar cell 349 for 20 charging the cellular phone, an external memory slot 350, and the like. An antenna is incorporated in the housing 341. The semiconductor device according to the disclosed invention is integrated, mounted on a circuit board or the like, and incorporated in the housing 340 or the housing 341.

[0382]

25 The display panel 342 has a touch panel function. A plurality of operation keys 345 displayed as images are indicated by dashed lines in FIG. 30D. The semiconductor device according to the disclosed invention can be applied to the display panel 342. By applying the semiconductor device according to the disclosed invention to the display panel 342, high-quality images can be displayed. Note that the cellular phone includes a booster circuit for increasing a voltage output from the solar cell 349 to a voltage needed for each circuit. It is possible for the cellular phone to have, in 30 addition to the above structure, a structure in which a noncontact IC chip, a small recording device, or the like is formed.

[0383]

The display panel 342 changes the orientation of display as appropriate in

accordance with the application mode. Further, the camera lens 347 is provided on the same side as the display panel 342, so that the cellular phone can be used as a video phone. The speaker 343 and the microphone 344 can be used for videophone calls, recording, and playing sound, etc. as well as voice calls. Moreover, the housings 340 5 and 341 in a state where they are developed as illustrated in FIG. 30D can be slid so that one is lapped over the other. Therefore, the size of the cellular phone can be reduced, which makes the cellular phone suitable for being carried around.

[0384]

10 The external connection terminal 348 can be connected to an AC adapter or a variety of cables such as a USB cable, so that the cellular phone can be charged or can perform data communication. Moreover, the cellular phone can store and transfer a larger amount of data by inserting a recording medium into the external memory slot 350. Further, in addition to the above functions, an infrared communication function, a 15 television reception function, or the like may be provided. By applying the semiconductor device according to the disclosed invention to a cellular phone, a high-performance cellular phone can be provided.

[0385]

FIG. 30E illustrates a digital camera including the semiconductor device according to any of the above embodiments. The digital camera includes a main body 20 361, a display portion A 367, an eyepiece 363, an operation switch 364, a display portion B 365, a battery 366, and the like. The semiconductor device according to the disclosed invention can be applied to the display portion A 367 or the display portion B 365. By applying the semiconductor device according to the disclosed invention to the display portion A 367 or the display portion B 365, high-quality images can be 25 displayed. By applying the semiconductor device according to the disclosed invention to a digital camera as described above, a high-performance digital camera can be provided.

[0386]

FIG. 30F illustrates a television set including the semiconductor device 30 according to any of the above embodiments. In a television set 370, a display portion 373 is incorporated in a housing 371. Images can be displayed on the display portion 373. Here, the housing 371 is supported by a stand 375. By applying the

semiconductor device according to the disclosed invention to the display portion 373, high-speed operation of a switching element can be achieved and an increase in the area of the display portion 373 can be realized.

[0387]

5 The television set 370 can be operated with an operation switch included in the housing 371 or by a remote controller 380. Channels and volume can be controlled with a control key 379 included in the remote controller 380, and images displayed on the display portion 373 can thus be controlled. Further, the remote controller 380 can be provided with a display portion 377 for displaying data to be output from the remote  
10 controller 380.

[0388]

15 Note that the television set 370 preferably includes a receiver, a modem, and the like. The receiver allows the television set 370 to receive a general television broadcast. In addition, the television set 370 is capable of one-way (from a transmitter to a receiver) or two-way (between a transmitter and a receiver, between receivers, or the like) data communication when connected to a communication network by wired or wireless connection via the modem. By applying the semiconductor device according to the disclosed invention to a television set as described above, a high-performance television set can be provided.

20 [0389]

The structures, methods, and the like described in this embodiment can be combined as appropriate with any of the structures, methods, and the like described in other embodiments.

25 This application is based on Japanese Patent Application serial no. 2009-270857 filed with Japan Patent Office on November 28, 2009, the entire contents of which are hereby incorporated by reference.

## CLAIMS

1. A semiconductor device comprising:

a first oxide semiconductor layer comprising a first crystalline region formed by growth from a surface of the first oxide semiconductor layer toward an inside, over a substrate having an insulating surface;

a second oxide semiconductor layer over the first oxide semiconductor layer;

a source electrode layer and a drain electrode layer each being in contact with the second oxide semiconductor layer;

a gate insulating layer covering the second oxide semiconductor layer, the source electrode layer, and the drain electrode layer; and

a gate electrode layer over the second oxide semiconductor layer with the gate insulating layer interposed therebetween,

wherein the second oxide semiconductor layer is a layer including a crystal formed by growth from the first crystalline region.

15

2. A semiconductor device comprising:

a first oxide semiconductor layer comprising a first crystalline region over a substrate having an insulating surface;

a second oxide semiconductor layer over the first oxide semiconductor layer;

a source electrode layer and a drain electrode layer each being in contact with the second oxide semiconductor layer;

a first gate insulating layer covering the second oxide semiconductor layer, the source electrode layer, and the drain electrode layer; and

a first gate electrode layer over the second oxide semiconductor layer with the first gate insulating layer interposed therebetween,

wherein the second oxide semiconductor layer comprises a second crystalline region having a c-axis alignment same or substantially same as that of the first crystalline region.

30

3. The semiconductor device according to claim 2, further comprising:

a second gate electrode layer over the substrate having the insulating surface;

a second gate insulating layer covering the first gate electrode layer,

wherein the first oxide semiconductor layer is located over the second gate insulating layer.

4. The semiconductor device according to claim 2, wherein a variation in  
5 height of a surface of the second oxide semiconductor layer is 1 nm or less in a region  
between the source electrode layer and the drain electrode layer.

10 5. The semiconductor device according to claim 2, wherein the first crystalline  
region and the second crystalline region each comprises a crystal whose c-axis is  
aligned in a direction substantially perpendicular to a surface of the second oxide  
semiconductor layer.

6. The semiconductor device according to claim 2, wherein the substrate  
having the insulating surface includes an oxide or a nitride.

15

7. The semiconductor device according to claim 2, wherein the first crystalline  
region included in the first oxide semiconductor layer has an average thickness greater  
than or equal to 2 nm and less than or equal to 10 nm.

20

8. The semiconductor device according to claim 2, wherein at least one of the  
first oxide semiconductor layer and the second oxide semiconductor layer comprises  
one selected from the group consisting of In-Sn-Ga-Zn-O, In-Ga-Zn-O, In-Sn-Zn-O,  
In-Al-Zn-O, Sn-Ga-Zn-O, Al-Ga-Zn-O, Sn-Al-Zn-O, In-Zn-O, Sn-Zn-O, Al-Zn-O,  
Zn-Mg-O, Sn-Mg-O, In-Mg-O, In-O, Sn-O, and Zn-O.

25

9. The semiconductor device according to any one of claims 2, wherein the first  
oxide semiconductor layer or the second oxide semiconductor layer is a purified oxide  
semiconductor layer.

30

10. The semiconductor device according to claim 2, wherein at least one of the  
first oxide semiconductor layer and the second oxide semiconductor layer has a carrier  
density lower than  $1.0 \times 10^{12} \text{ cm}^{-3}$ .

11. The semiconductor device according to claim 2, wherein at least one of the first oxide semiconductor layer and the second oxide semiconductor layer has a hydrogen concentration lower than  $5 \times 10^{19} \text{ cm}^{-3}$ .

5

12. The semiconductor device according to claim 2, wherein at least one of the first oxide semiconductor layer and the second oxide semiconductor layer comprises polycrystalline oxide semiconductor.

10

13. The semiconductor device according to claim 2, wherein the second oxide semiconductor layer comprises a polycrystalline oxide semiconductor material.

15

14. The semiconductor device according to claim 2, wherein the first oxide semiconductor layer and the second oxide semiconductor layer comprises a polycrystalline oxide semiconductor material.

15. The semiconductor device according to claim 2, wherein the sum of thicknesses of the first oxide semiconductor layer and the second oxide semiconductor layer is greater than or equal to 3 nm and less than or equal to 50 nm.

20

16. The semiconductor device according to claim 2, wherein the first crystalline region of the first oxide semiconductor layer has the same electron affinity as a crystal comprised in the second oxide semiconductor layer.

25

17. The semiconductor device according to any one of claims 2, wherein the second oxide semiconductor layer has a depression portion.

18. The semiconductor device according to claim 2, wherein the second oxide semiconductor layer includes a high-purity crystalline region.

30

19. The semiconductor device according to claim 2, wherein the first oxide semiconductor layer and the second oxide semiconductor layer include materials

including the same main component.

20. The semiconductor device according to claim 2, wherein the first oxide semiconductor layer and the second oxide semiconductor layer include different materials.

21. The semiconductor device according to claim 2, wherein insulating layers having substantially the same shape as the source electrode layer and the drain electrode layer are included over the source electrode layer and the drain electrode layer.

10

22. The semiconductor device according to claim 2, wherein portions in contact with the second oxide semiconductor layer of the source electrode layer and the drain electrode layer include a material having a low oxygen affinity.

15

23. A manufacturing method of a semiconductor device comprising the steps of:

forming a first oxide semiconductor layer over a substrate having an insulating surface;

20

performing first heat treatment to crystallize the first oxide semiconductor layer from a surface of the first oxide semiconductor layer toward an inside, so as to form a crystalline region having c-axis aligned in a direction substantially perpendicular to the surface of the first oxide semiconductor layer in the first oxide semiconductor layer;

after performing the first heat treatment, forming a second oxide semiconductor layer over the first oxide semiconductor layer;

25

performing second heat treatment to crystallize the second oxide semiconductor layer;

forming a source electrode layer and a drain electrode layer over the second oxide semiconductor layer;

30

forming a first gate insulating layer covering the second oxide semiconductor layer, the source electrode layer, and the drain electrode layer; and

forming a first gate electrode layer over the second oxide semiconductor layer with the first gate insulating layer interposed therebetween.

24. The manufacturing method of a semiconductor device according to claim 23, further comprising the steps of:

5 forming a second gate electrode layer over the substrate having the insulating surface; and

forming a second gate insulating layer covering the second gate electrode layer, wherein the first oxide semiconductor layer is formed over the second gate insulating layer.

10 25. The manufacturing method of a semiconductor device according to claim 23, wherein the first oxide semiconductor layer has a thickness greater than or equal to 3 nm and less than or equal to 15 nm.

15 26. The manufacturing method of a semiconductor device according to claim 23, wherein a polycrystalline region is formed as the crystalline region of the first oxide semiconductor layer.

20 27. The manufacturing method of a semiconductor device according to claim 23, wherein the second heat treatment makes the second oxide semiconductor layer be a 20 polycrystalline oxide semiconductor layer.

25 28. The manufacturing method of a semiconductor device according to claim 23, wherein the first heat treatment and the second heat treatment make the first oxide semiconductor layer and the second oxide semiconductor layer be polycrystalline oxide semiconductor layers.

30 29. The manufacturing method of a semiconductor device according to claim 23, wherein the second heat treatment causes crystal growth so that c-axis of a crystal grain comprised in the second oxide semiconductor layer is aligned in a direction substantially perpendicular to a surface of the second oxide semiconductor layer.

30. The manufacturing method of a semiconductor device according to claim

23,

wherein the second oxide semiconductor layer is formed by a sputtering method using a metal oxide target having a composition ratio, In:Ga:Zn = 1:x:y, and

wherein x is greater than or equal to 0 and less than or equal to 2, and y is  
5 greater than or equal to 1 and less than or equal to 5.

31. The manufacturing method of a semiconductor device according to claim 30, wherein x is 1, and y is 1.

10 32. The manufacturing method of a semiconductor device according to claim 30, wherein x is 0, and y is 1.

15 33. The manufacturing method of a semiconductor device according to claim 23, wherein insulating layers having substantially the same shape as the source electrode layer and the drain electrode layer are formed over the source electrode layer and the drain electrode layer.

20 34. The manufacturing method of a semiconductor device according to claim 23, wherein portions in contact with the second oxide semiconductor layer in the source electrode layer and the drain electrode layer are formed using a material having a low oxygen affinity.

35. A manufacturing method of a semiconductor device comprising the steps of:

25 forming a first oxide semiconductor layer over a substrate having an insulating surface;

30 performing first heat treatment to cause growth from a surface of the first oxide semiconductor layer from a surface of the first oxide semiconductor layer toward an inside, so that a crystalline region having c-axis aligned in a direction substantially perpendicular to the surface is formed;

after performing the first heat treatment, forming a second oxide semiconductor layer over the first oxide semiconductor layer;

performing second heat treatment to cause crystal growth from the crystalline region and crystallize the second oxide semiconductor layer;

forming a source electrode layer and a drain electrode layer over the second oxide semiconductor layer;

5 forming a gate insulating layer covering the second oxide semiconductor layer, the source electrode layer, and the drain electrode layer: and

forming a gate electrode layer over the second oxide semiconductor layer with the gate insulating layer interposed therebetween.

1/31

FIG. 1A



FIG. 1B



2/31

**FIG. 2A****FIG. 2B****FIG. 2C****FIG. 2D****FIG. 2E**

3/31

FIG. 3A



FIG. 3B



FIG. 3C



FIG. 3D



4/31

**FIG. 4A****FIG. 4B****FIG. 4C**

5/31

**FIG. 5A****FIG. 5B****FIG. 5C**

6/31

**FIG. 6A****FIG. 6B**

7/31

FIG. 7A



FIG. 7B



8/31

FIG. 8A



FIG. 8B



FIG. 8C



FIG. 8D



9/31

FIG. 9A



FIG. 9B



FIG. 9C



10/31

FIG. 10A



FIG. 10B



FIG. 10C



11/31

**FIG. 11A****FIG. 11B****FIG. 11C**

12/31

FIG. 12A



FIG. 12B



FIG. 12C



13/31

FIG. 13



14/31

FIG. 14A



FIG. 14B



FIG. 14C



15/31

FIG. 15A



FIG. 15B



3 nm

16/31

FIG. 16A



FIG. 16B



5 nm

17/31

FIG. 17A



FIG. 17B



10 nm

18/31

FIG. 18



19/31

FIG. 19



20/31

FIG. 20A



FIG. 20B



21/31

FIG. 21



22/31

FIG. 22



23/31

FIG. 23



24/31

FIG. 24



25/31

FIG. 25



26/31

FIG. 26



27/31

FIG. 27



28/31

FIG. 28A



FIG. 28B



29/31

FIG. 29



30/31

**FIG. 30A****FIG. 30D****FIG. 30B****FIG. 30E****FIG. 30C****FIG. 30F**

## EXPLANATION OF REFERENCE

100: substrate, 101: conductive layer, 101a: gate electrode layer, 102: insulating layer, 104: oxide semiconductor layer, 104a: oxide semiconductor layer, 104aa: amorphous region, 104ab: crystalline region, 105: oxide semiconductor layer, 106: oxide semiconductor layer, 106a: oxide semiconductor layer, 107a: conductive layer, 107b: conductive layer, 108: conductive layer, 108a: source or drain electrode layer, 108b: source or drain electrode layer, 109a: insulating layer, 109b: insulating layer, 110: high-purity crystalline region, 112: gate insulating layer, 114: gate electrode layer, 116: interlayer insulating layer, 118: interlayer insulating layer, 150: transistor, 200: substrate, 206: element isolation insulating layer, 208a: gate insulating layer, 210a: gate electrode layer, 214: impurity region, 216: channel formation region, 218: sidewall insulating layers, 220: high-concentration impurity regions, 224: metal compound regions, 226: interlayer insulating layer, 228: interlayer insulating layer, 230a: source or drain electrode layer, 230b: source or drain electrode layer, 230c: electrode, 230c: electrode, 234: insulating layer, 236a: electrode, 236b: electrode, 236c: electrode, 250: transistor 254a: electrode, 254b: electrode, 254c: electrode, 254d: electrode, 254e: electrode, 256: insulating layer, 258a: electrode, 258b: electrode, 258c: electrode, 258d: electrode, 301: main body, 302: housing, 303: display portion, 304: keyboard, 311: main body, 312: stylus, 313: display portion, 314: operation buttons, 315: external interface, 320: electronic book, 321: housing, 323: housing, 325: display portion, 327: display portion, 331: power switch, 333: operation keys, 335: speaker, 337: hinge, 340: housing, 341: housing, 342: display panel, 343: speaker, 344: microphone, 345: operation keys, 346: pointing device, 347: camera lens, 348: external connection terminal, 349: solar cell, 350: external memory slot, 361: main body, 363: eyepiece, 364: operation switch, 365: display portion B, 366: battery, 367: display portion A, 370: television set, 371: housing, 373: display portion, 375: stand, 377: display portion, 379: control key, 380: remote controller, 500: base component, 501: oxide crystal layer, 502: oxide semiconductor layer, 503a: oxide crystal layer, and 503b: oxide crystal layer.

**INTERNATIONAL SEARCH REPORT**

International application No.  
PCT/JP2010/070246

**A. CLASSIFICATION OF SUBJECT MATTER**

Int.Cl. H01L29/786(2006.01)i, H01L21/20(2006.01)i, H01L21/336(2006.01)i

According to International Patent Classification (IPC) or to both national classification and IPC

**B. FIELDS SEARCHED**

Minimum documentation searched (classification system followed by classification symbols)

Int.Cl. H01L29/786, H01L21/20, H01L21/336

Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched

Published examined utility model applications of Japan 1922-1996  
Published unexamined utility model applications of Japan 1971-2011  
Registered utility model specifications of Japan 1996-2011  
Published registered utility model applications of Japan 1994-2011

Electronic data base consulted during the international search (name of data base and, where practicable, search terms used)

**C. DOCUMENTS CONSIDERED TO BE RELEVANT**

| Category* | Citation of document, with indication, where appropriate, of the relevant passages                                                            | Relevant to claim No. |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| Y         | JP 2003-298062 A (SHARP KABUSHIKI KAISHA)<br>2003.10.17, [0095]-[0143] (Family: none)                                                         | 2-22                  |
| Y         | JP 2009-218562 A (SAMSUNG ELECTRONICS CO., LTD.)<br>2009.09.24, Figure 2<br>& US 2009/0224238 A1 & KR 10-2009-0096155 A<br>& CN 101527318 A   | 2-22                  |
| Y         | JP 2009-246362 A (SAMSUNG ELECTRONICS CO., LTD.)<br>2009.10.22, Figures 5-7<br>& US 2009/0242992 A & KR 10-2009-0103610 A<br>& CN 101546768 A | 2-22                  |

Further documents are listed in the continuation of Box C.

See patent family annex.

\* Special categories of cited documents:

“A” document defining the general state of the art which is not considered to be of particular relevance

“E” earlier application or patent but published on or after the international filing date

“L” document which may throw doubts on priority claim(s) or which is cited to establish the publication date of another citation or other special reason (as specified)

“O” document referring to an oral disclosure, use, exhibition or other means

“P” document published prior to the international filing date but later than the priority date claimed

“T” later document published after the international filing date or priority date and not in conflict with the application but cited to understand the principle or theory underlying the invention

“X” document of particular relevance; the claimed invention cannot be considered novel or cannot be considered to involve an inventive step when the document is taken alone

“Y” document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document is combined with one or more other such documents, such combination being obvious to a person skilled in the art

“&” document member of the same patent family

Date of the actual completion of the international search

04.02.2011

Date of mailing of the international search report

15.02.2011

Name and mailing address of the ISA/JP

**Japan Patent Office**

3-4-3, Kasumigaseki, Chiyoda-ku, Tokyo 100-8915, Japan

Authorized officer

**Tetsuji MOKU**

4M 3952

Telephone No. +81-3-3581-1101 Ext. 3462

**INTERNATIONAL SEARCH REPORT**

International application No.  
PCT/JP2010/070246

## C (Continuation). DOCUMENTS CONSIDERED TO BE RELEVANT

| Category* | Citation of document, with indication, where appropriate, of the relevant passages                                                                                                                                                                 | Relevant to claim No. |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| Y         | <b>JP 2009-278115 A</b> (SAMSUNG ELECTRONICS CO., LTD.)<br>2009.11.26, Figures 21-23<br>& US 2009/0283763 A1 & EP 2120267 A1<br>& KR 10-2009-0119666 A & CN 101582453 A                                                                            | 3, 20                 |
| Y         | <b>JP 2007-103918 A</b> (CANON KABUSHIKI KAISHA)<br>2007.04.19, [0096]-[0103]<br>& US 2009/0045397 A1 & US 2010/0276689 A<br>& US 2010/0279462 A & EP 1915784 A<br>& WO 2007/029844 A1 & CN 101859711 A<br>& KR 10-2008-0053355 A & CN 101258607 A | 10, 11                |
| Y         | <b>JP 2006-313776 A</b> (SEIKO EPSON CORPORATION)<br>2006.11.16, Figures 1,2 (Family: none)                                                                                                                                                        | 17                    |
| A         | <b>JP 2009-21612 A</b> (Semiconductor Energy Laboratory Co., Ltd.)<br>2009.01.29, Whole document, Figures 1-21<br>& US 2007/0072439 A1 & EP 1770788 A2<br>& CN 1941299 A                                                                           | 1-35                  |