

(19) World Intellectual Property **Organization** 

International Bureau





(10) International Publication Number WO 2018/106315 A1

- (51) International Patent Classification: H01L 29/739 (2006.01) H01L 29/08 (2006.01)
- (21) International Application Number:

PCT/US2017/053373

(22) International Filing Date:

26 September 2017 (26.09.2017)

(25) Filing Language:

English

(26) Publication Language:

English

(30) Priority Data:

15/371,512

07 December 2016 (07.12.2016) US

(71) Applicant: QUALCOMM INCORPORATED [US/US]; Attn: International IP Administration, 5775 Morehouse Drive, San Diego, California 92121-1714 (US).

- (72) Inventors: WANG, Hao; 5775 Morehouse Drive, San Diego, California 92121 (US). YANG, Haining; 5775 Morehouse Drive, San Diego, California 92121 (US). CHEN, Xiaonan; 5775 Morehouse Drive, San Diego, California 92121 (US).
- (74) Agent: TERRANOVA, Steven N.; Withrow & Terranova, PLLC, 106 Pinedale Springs Way, Cary, North Carolina 27511 (US).
- (81) Designated States (unless otherwise indicated, for every kind of national protection available): AE, AG, AL, AM, AO, AT, AU, AZ, BA, BB, BG, BH, BN, BR, BW, BY, BZ, CA, CH, CL, CN, CO, CR, CU, CZ, DE, DJ, DK, DM, DO, DZ, EC, EE, EG, ES, FI, GB, GD, GE, GH, GM, GT, HN, HR, HU, ID, IL, IN, IR, IS, JO, JP, KE, KG, KH, KN, KP, KR, KW, KZ, LA, LC, LK, LR, LS, LU, LY, MA, MD, ME, MG, MK, MN, MW, MX, MY, MZ, NA, NG, NI, NO, NZ, OM, PA, PE, PG, PH, PL, PT, QA, RO, RS, RU, RW, SA,

(54) Title: ASYMMETRIC GATED FIN FIELD EFFECT TRANSISTOR (FET) (FINFET) DIODES



(57) Abstract: Asymmetric gated fin field effect transistor (FET) (finFET) diodes are disclosed. In one aspect, an asymmetric gated finFET diode employs a substrate that includes a well region of a first-type and a fin disposed in a direction. A first source/drain region is employed that includes a first-type doped material disposed in the fin having a first length in the direction. A second source/drain region having a second length in the direction larger than the first length is employed that includes a second-type doped material disposed in the fin. A gate region is disposed between the first source/drain region and the second source/drain region and has a third length in the direction that is larger than the first length and larger than the second length. The wider gate region increases a length of a depletion region of the asymmetric gated finFET diode, which reduces current leakage while avoiding increase in area.



- SC, SD, SE, SG, SK, SL, SM, ST, SV, SY, TH, TJ, TM, TN, TR, TT, TZ, UA, UG, US, UZ, VC, VN, ZA, ZM, ZW.
- (84) Designated States (unless otherwise indicated, for every kind of regional protection available): ARIPO (BW, GH, GM, KE, LR, LS, MW, MZ, NA, RW, SD, SL, ST, SZ, TZ, UG, ZM, ZW), Eurasian (AM, AZ, BY, KG, KZ, RU, TJ, TM), European (AL, AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HR, HU, IE, IS, IT, LT, LU, LV, MC, MK, MT, NL, NO, PL, PT, RO, RS, SE, SI, SK, SM, TR), OAPI (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, KM, ML, MR, NE, SN, TD, TG).

#### **Declarations under Rule 4.17:**

- as to applicant's entitlement to apply for and be granted a patent (Rule 4.17(ii))
- as to the applicant's entitlement to claim the priority of the earlier application (Rule 4.17(iii))

## **Published:**

— with international search report (Art. 21(3))

# ASYMMETRIC GATED FIN FIELD EFFECT TRANSISTOR (FET) (FINFET) DIODES

## PRIORITY APPLICATION

[0001] The present application claims priority to U.S. Patent Application Serial No. 15/371,512, filed December 7, 2016 and entitled "ASYMMETRIC GATED FIN FIELD EFFECT TRANSISTOR (FET) (FINFET) DIODES," which is incorporated herein by reference in its entirety.

### **BACKGROUND**

### I. Field of the Disclosure

[0002] The technology of the disclosure relates generally to diodes, and more particularly to reducing current leakage in diodes.

## II. Background

[0003] Electrostatic discharge (ESD) is a common cause of reliability problems in integrated circuits (ICs). ESD is a transient surge in voltage (negative or positive) that can induce a large current in a circuit. To protect circuits against damage from ESD surges, protection schemes attempt to provide a discharge path for both positive and negative ESD surges. Conventional diodes can be employed in ESD protection circuits to clamp the voltage of positive and negative ESD surges to shunt and prevent excessive current from being applied to a protected circuit.

[0004] For example, Figure 1 illustrates an exemplary ESD protection circuit 100 configured to provide ESD protection to a protected circuit 102. The ESD protection circuit 100 is coupled between a voltage rail 104 and a ground rail 106 so as to protect the protected circuit 102 from both positive and negative ESD surges. In this manner, the ESD protection circuit 100 includes a positive surge diode 108 and a negative surge diode 110. The positive surge diode 108 clamps positive voltage on a signal pin 112. In particular, in response to positive ESD surges on the signal pin 112, the positive surge diode 108 is forward-biased and clamps voltage on the signal pin 112 to one diode drop above the voltage rail 104. Energy from such a positive ESD surge is conducted through the positive surge diode 108 in a forward-biased mode and dispersed onto the

voltage rail 104. In contrast, the negative surge diode 110 clamps negative voltage on the signal pin 112. More specifically, in response to negative ESD surges on the signal pin 112, the negative surge diode 110 is forward-biased so as to provide a low-impedance path relative to the protected circuit 102. Energy from the negative ESD surge dissipates onto the ground rail 106.

[0005] While the ESD protection circuit 100 in Figure 1 provides protection against ESD surges, various design parameters of the ESD protection circuit 100 can negatively impact corresponding ICs. For example, as the positive and negative surge diodes 108, 110 are scaled down to a node size of ten (10) nanometers (nm) and below, the positive and negative surge diodes 108, 110 experience an increase in current leakage, thus increasing power consumption of the ESD protection circuit 100. The increased power consumption resulting from the higher current leakage can reduce the battery life of a mobile computing device (e.g., a smart phone, tablet, etc.) employing the ESD protection circuit 102. Thus, it would be advantageous to reduce the current leakage corresponding to the positive and negative surge diodes 108, 110 so as to decrease the power consumption of the ESD protection circuit 100.

### **SUMMARY OF THE DISCLOSURE**

[0006] Aspects disclosed herein include asymmetric gated fin field effect transistor (FET) (finFET) diodes. In one aspect, an asymmetric gated finFET diode employs a substrate that includes a well region of a first-type (e.g., N-type or P-type) and a fin disposed in a direction. The asymmetric gated finFET diode also employs a first source/drain region having a first length in the direction. The first source/drain region employs a first-type doped material (e.g., N-type or P-type) disposed in the fin. Additionally, a second source/drain region having a second length in the direction larger than the first length is employed. The second source/drain region employs a second-type doped material (e.g., N-type or P-type) disposed in the fin. The asymmetric gated finFET diode also includes a gate region disposed between the first source/drain region and the second source/drain region. The gate region has a third length in the direction that is larger than the first length of the first source/drain region and larger than the second length of the second source/drain region. In this manner, the gate region of the asymmetric gated finFET diode is wider than a gate region of a conventional symmetric

diode employing equally sized first source/drain, second source/drain, and gate regions. The wider gate region increases a corresponding channel length, thus increasing the length of a depletion region corresponding to a P/N junction of the asymmetric gated finFET diode. The wider depletion region reduces current leakage compared to a conventional symmetric gated finFET diode. Further, by forming the first source/drain, second source/drain, and gate regions as described above, the asymmetric gated finFET diode can achieve the same area as a conventional symmetric gated finFET diode. Therefore, the asymmetric gated finFET diode achieves a reduced current leakage, and thus reduced power consumption, while avoiding an increase in area.

[0007] In this regard in one aspect, an asymmetric gated finFET diode is provided. The asymmetric gated finFET diode comprises a substrate. The substrate comprises a first-type well region and a fin disposed in a direction. The asymmetric gated finFET diode also comprises a first source/drain region having a first length in the direction, wherein the first source/drain region comprises a first-type doped material disposed in the fin. The asymmetric gated finFET diode also comprises a second source/drain region having a second length in the direction that is larger than the first length, wherein the second source/drain region comprises a second-type doped material disposed in the fin. The asymmetric gated finFET diode also comprises a gate region disposed between the first source/drain region and the second source/drain region having a third length in the direction that is larger than the first length and larger than the second length.

[0008] In another aspect, an asymmetric gated finFET diode is provided. The asymmetric gated finFET diode comprises a means for providing a substrate. The means for providing a substrate comprises a first-type well region and a fin disposed in a direction. The asymmetric gated finFET diode also comprises a means for providing a first source/drain region having a first length in the direction, wherein the first source/drain region comprises a first-type doped material disposed in the fin. The asymmetric gated finFET diode also comprises a means for providing a second source/drain region having a second length in the direction that is larger than the first length, wherein the second source/drain region comprises a second-type doped material disposed in the fin. The asymmetric gated finFET diode also comprises a means for providing a gate region disposed between the first source/drain region and the second

source/drain region having a third length in the direction that is larger than the first length and larger than the second length.

**[0009]** In another aspect, a method of manufacturing an asymmetric gated finFET diode is provided. The method comprises providing a substrate comprising a first-type well region and a fin disposed in a direction. The method also comprises forming a gate region corresponding to the fin, wherein the gate region has a third length in the direction. The method also comprises disposing a first-type doped material in a first source/drain region in the fin, wherein the first source/drain region has a first length in the direction smaller than the third length. The method also comprises disposing a second-type doped material in a second source/drain region in the fin, wherein the second source/drain region has a second length in the direction larger than the first length and smaller than the third length.

[0010] In another aspect, an apparatus is provided. The apparatus comprises an electrostatic discharge (ESD) protection circuit. The ESD protection circuit comprises a positive surge diode coupled to a signal pin and a voltage rail. The positive surge diode comprises a substrate comprising an N-type well region and a fin disposed in a direction. The positive surge diode also comprises a first source/drain region having a first length in the direction, wherein the first source/drain region of the positive surge diode comprises an N-type doped material disposed in the fin. The positive surge diode also comprises a second source/drain region having a second length in the direction that is larger than the first length, wherein the second source/drain region of the positive surge diode comprises a P-type doped material disposed in the fin. The positive surge diode also comprises a gate region disposed between the second source/drain region and the first source/drain region of the positive surge diode and having a third length in the direction that is larger than the first length and larger than the second length. The ESD protection circuit also comprises a negative surge diode coupled to the signal pin and a ground rail. The negative surge diode comprises the substrate comprising a P-type well region and a fin disposed in the direction. The negative surge diode also comprises a first source/drain region having the first length in the direction, wherein the first source/drain region of the negative surge diode comprises a P-type doped material disposed in the fin. The negative surge diode also comprises a second source/drain region having the second length in the direction, wherein the second source/drain region

of the negative surge diode comprises an N-type doped material disposed in the fin. The negative surge diode also comprises a gate region disposed between the second source/drain region and the first source/drain region of the negative surge diode and having the third length in the direction.

## **BRIEF DESCRIPTION OF THE FIGURES**

**[0011]** Figure 1 is a diagram of an exemplary electrostatic discharge (ESD) protection circuit configured to provide ESD protection to a protected circuit;

[0012] Figure 2 is a cross-sectional diagram of an exemplary conventional symmetric gated fin Field Effect Transistor (FET) (finFET) diode;

**[0013]** Figure 3A is a perspective-view diagram of a portion of an exemplary asymmetric gated finFET diode with reduced current leakage compared to the symmetric gated finFET diode of Figure 2;

[0014] Figure 3B is a top-view diagram of the asymmetric gated finFET diode of Figure 3A;

[0015] Figure 3C is a cross-sectional diagram of the asymmetric gated finFET diode of Figure 3A;

**[0016]** Figure 4 is a flowchart illustrating an exemplary process for fabricating the asymmetric gated finFET diode of Figures 3A-3C;

[0017] Figures 5A-5E are cross-sectional diagrams illustrating the asymmetric gated finFET diode in Figures 3A-3C at each step in the process of fabrication in Figure 4;

[0018] Figure 6 is a cross-sectional diagram of another exemplary asymmetric gated finFET diode with reduced leakage compared to the symmetric gated finFET diode of Figure 2;

**[0019]** Figure 7 is a cross-sectional diagram of another exemplary asymmetric gated finFET diode with reduced leakage compared to the symmetric gated finFET diode of Figure 2;

**[0020]** Figure 8A is a diagram of an exemplary ESD protection circuit configured to provide ESD protection to a protected circuit, wherein the ESD protection circuit employs asymmetric gated finFET diodes;

[0021] Figure 8B is a cross-sectional diagram of an exemplary asymmetric gated finFET diode configured to function as a positive surge diode in the ESD protection circuit of Figure 8A;

[0022] Figure 8C is a cross-sectional diagram of an exemplary asymmetric gated finFET diode configured to function as a negative surge diode in the ESD protection circuit of Figure 8A; and

[0023] Figure 9 is a block diagram of an exemplary processor-based system that can include the asymmetric gated finFET diodes of Figures 3, 6, 7, 8B, and 8C.

## **DETAILED DESCRIPTION**

[0024] With reference now to the drawing figures, several exemplary aspects of the present disclosure are described. The word "exemplary" is used herein to mean "serving as an example, instance, or illustration." Any aspect described herein as "exemplary" is not necessarily to be construed as preferred or advantageous over other aspects.

[0025] Aspects disclosed herein include asymmetric gated fin field effect transistor (FET) (finFET) diodes. In one aspect, an asymmetric gated finFET diode employs a substrate that includes a well region of a first-type (e.g., N-type or P-type) and a fin disposed in a direction. The asymmetric gated finFET diode also employs a first source/drain region having a first length in the direction. The first source/drain region employs a first-type doped material (e.g., N-type or P-type) disposed in the fin. Additionally, a second source/drain region having a second length in the direction larger than the first length is employed. The second source/drain region employs a secondtype doped material (e.g., N-type or P-type) disposed in the fin. The asymmetric gated finFET diode also includes a gate region disposed between the first source/drain region and the second source/drain region. The gate region has a third length in the direction that is larger than the first length of the first source/drain region and larger than the second length of the second source/drain region. In this manner, the gate region of the asymmetric gated finFET diode is wider than a gate region of a conventional symmetric diode employing equally sized first source/drain, second source/drain, and gate regions. The wider gate region increases a corresponding channel length, thus increasing the length of a depletion region corresponding to a P/N junction of the asymmetric gated

finFET diode. The wider depletion region reduces current leakage compared to a conventional symmetric gated finFET diode. Further, by forming the first source/drain, second source/drain, and gate regions as described above, the asymmetric gated finFET diode can achieve the same area as a conventional symmetric gated finFET diode. Therefore, the asymmetric gated finFET diode achieves a reduced current leakage, and thus reduced power consumption, while avoiding an increase in area.

[0026] Before addressing exemplary aspects of the present disclosure, details of conventional symmetric gated finFET diodes are first described. In this regard, Figure 2 is a cross-sectional view of an exemplary conventional symmetric gated finFET diode 200. In this example, the symmetric gated finFET diode 200 employs a substrate 202 that includes an N-type well region 204 and a fin 206 disposed in a direction D. A first source/drain region 208 having a length L in the direction D is employed that includes an N-type doped material 210 (N+) disposed between a first spacer 212 and a second spacer 214. In this manner, the first source/drain region 208 functions as a cathode of the symmetric gated finFET diode 200. Additionally, a second source/drain region 216 having the length L in the direction D is employed that includes a P-type doped material 218 (P+) disposed in the fin 206 between a first spacer 220 and a second spacer 222. In this manner, the second source/drain region 216 functions as an anode of the symmetric gated finFET diode 200. A gate region 224(1) is disposed between the first source/drain region 208 and the second source/drain region 216. Gate regions 224(2), 224(3) can also be employed in the symmetric gated finFET diode 200. Further, the gate region 224(1) has the length L in the direction D and includes a gate 226 disposed over the fin 206. In this manner, the first source/drain region 208, the second source/drain region 216, and the gate region 224(1) of the symmetric gated finFET diode 200 all have the same length L, such that the symmetric gated finFET diode 200 is referred to as "symmetric."

[0027] With continuing reference to Figure 2, the symmetric gated finFET diode 200 experiences current leakage corresponding to a P/N junction 228. One way to reduce such current leakage is by increasing the size of a depletion region (not shown) associated with the P/N junction 228. Increasing the depletion region of the symmetric gated finFET diode 200 includes increasing the length L of the gate region 224(1). However, to maintain symmetry of the symmetric gated finFET diode 200, increasing

the length L of the gate region 224(1) results in increasing the length L of the first source/drain and second source/drain regions 208, 216. Thus, reducing the current leakage in this manner increases the area of the symmetric gated finFET diode 200.

[0028] In this regard, Figures 3A-3C illustrate an exemplary asymmetric gated finFET diode 300 with reduced current leakage compared to the symmetric gated finFET diode 200 of Figure 2. Figure 3A illustrates a perspective-view diagram of a portion of the asymmetric gated finFET diode 300, Figure 3B illustrates a top-view diagram of the asymmetric gated finFET diode 300, and Figure 3C illustrates a cross-sectional diagram of the asymmetric gated finFET diode 300. Components of the asymmetric gated finFET diode 300 are referred to with common element numbers in Figures 3A-3C.

[0029] With continuing reference to Figures 3A-3C, the asymmetric gated finFET diode 300 employs a substrate 302 that includes a first-type well region 304 (e.g., Ntype or P-type) and a fin 306 disposed in a direction D. In this example, the first-type well region 304 is an N-type well region (NWELL). However, as discussed below, alternative aspects can instead employ a P-type well region. The asymmetric gated finFET diode 300 also employs a first source/drain region 308 having a first length L1 in the direction D. The first source/drain region 308 includes a first-type doped material 310 disposed in the fin 306. As used herein, the first source/drain region 308 can be either a source or a drain region (i.e., a cathode or an anode) according to the first-type doped material 310. For example, the first-type doped material 310 includes an N-type doped material (N+) such that the first source/drain region 308 functions as a cathode of the asymmetric gated finFET diode 300. In this aspect, the first source/drain region 308 also includes a first spacer 312 disposed over the fin 306 and on a first side 314 of the first-type doped material 310, and a second spacer 316 disposed over the fin 306 and on a second side 318 of the first-type doped material 310 different from the first side 314.

**[0030]** With continuing reference to Figures 3A-3C, the asymmetric gated finFET diode 300 also employs a second source/drain region 320 having a second length L2 in the direction D that is larger than the first length L1. In particular, the second source/drain region 320 includes a second-type doped material 322 disposed in the fin 306. As used herein, the second source/drain region 320 can be either a source or a drain region (i.e., a cathode or an anode) according to the second-type doped material

322. For example, the second-type doped material 322 includes a P-type doped material (P+) such that the second source/drain region 320 functions as an anode of the asymmetric gated finFET diode 300. In this aspect, the second source/drain region 320 also includes a first spacer 324 disposed over the fin 306 and on a first side 326 of the second-type doped material 322, and a second spacer 328 disposed over the fin 306 and on a second side 330 different from the first side 326 of the second-type doped material 322.

[0031] With continuing reference to Figures 3A-3C, the asymmetric gated finFET diode 300 also includes a gate region 332(1) having a third length L3 in the direction D disposed between the first source/drain region 308 and the second source/drain region 320. Although not employed in every aspect, the asymmetric gated finFET diode 300 also employs gate regions 332(2), 332(3) having the third length L3. In this aspect, the gate region 332(1) also employs a gate 334 (e.g., a metal gate MG disposed over a work function layer WF) disposed over the fin 306. The third length L3 is larger than the first length L1 of the first source/drain region 308 and larger than the second length L2 of the second source/drain region 320. In this aspect, the first length L1 is a distance from a side 336 of the gate region 332(1) to a side 338 of the first source/drain region 308. The second length L2 is a distance from a side 340 of the gate region 332(1) to a side 342 of the second source/drain region 320. Additionally, the third length L3 is the distance between the sides 336, 340 of the gate region 332(1). Further, it is worth noting that as used herein, the first, second, and third lengths L1, L2, L3 do not refer to a channel length dimension of the asymmetric gated finFET diode 300.

[0032] With continuing reference to Figures 3A-3C, as a non-limiting example, the third length L3 is approximately equal to the second length L2 plus the difference of the second length L2 and the first length L1 (i.e., L3 = L2 + (L2 - L1)). For example, if the asymmetric gated finFET diode 300 is fabricated using a ten (10) nanometer (nm) process technology, the first length L1 may be approximately equal to ten (10) nm less than the second length L2, and the third length L3 may be approximately equal to ten (10) nm greater than the second length L2. One of ordinary skill in the art would understand the term "approximately equal" to be defined as equal or almost equal. Further, in addition to the dimensions of the previous example, one of ordinary skill in the art would understand other dimensions to fall within the scope of aspects described

herein. Employing the first source/drain region 308, the second source/drain region 320, and the gate region 332(1) with the varying first, second, and third lengths L1, L2, L3, respectively, results in the asymmetric gated finFET diode 300 being referred to as "asymmetric." Further, the gate region 332(1) of the asymmetric gated finFET diode 300 is wider than the gate region 224(1) of the symmetric gated finFET diode 200 of Figure 2 employing equally sized first source/drain, second source/drain, and gate regions 208, 216, and 224(1).

[0033] With continuing reference to Figures 3A-3C, the wider gate region 332(1) increases a corresponding channel length, thus increasing the length of a depletion region (not shown) corresponding to a P/N junction 344 of the asymmetric gated finFET diode 300. The wider depletion region reduces current leakage compared to the symmetric gated finFET diode 200 of Figure 2. In this manner, the reduced current leakage reduces power consumption and also provides the asymmetric gated finFET diode 300 with a greater margin to account for current leakage changes associated with threshold voltage tuning and/or process variations. Further, by forming the first source/drain, second source/drain, and gate regions 308, 320, and 332(1) as described above, the asymmetric gated finFET diode 300 can achieve the same area as the symmetric gated finFET diode 200 of Figure 2. Thus, the asymmetric gated finFET diode 300 achieves a reduced current leakage, and thus reduced power consumption, while avoiding an increase in area.

[0034] Figure 4 illustrates an exemplary fabrication process 400 employed to fabricate the asymmetric gated finFET diode 300 of Figures 3A-3C. Further, Figures 5A-5E provide cross-sectional diagrams illustrating the asymmetric gated finFET diode 300 during the various steps of the fabrication process 400. The cross-sectional diagrams illustrating the asymmetric gated finFET diode 300 in Figures 5A-5E will be discussed in conjunction with the discussion of the exemplary fabrication steps in the fabrication process 400 in Figure 4.

**[0035]** In this regard, the fabrication process 400 in Figure 4 includes providing the substrate 302 that employs the first-type well region 304 and the fin 306 disposed in the direction D, as illustrated in Figure 5A (block 402). The fabrication process 400 also includes forming the gate region 332(1) corresponding to the fin 306 such that the gate region 332(1) has the third length L3 in the direction D (block 404). For example, as

illustrated in Figure 5B, forming the gate region 332(1) in block 404 can include disposing a gate oxide 500 over the fin 306, and disposing a polysilicon layer 502 over the gate oxide 500. Additionally, as illustrated in Figure 5C, forming the gate region 332(1) in block 404 can include etching the gate oxide 500 and the polysilicon layer 502 corresponding to the gate region 332(1), and disposing the first and second spacers 312, 316 corresponding to the first source/drain region 308, as well as the first and second spacers 324, 328 corresponding to the second source/drain region 320. Further, in this aspect, the fabrication process 400 can include etching the gate oxide 500 and the polysilicon layer 502 to form the gate regions 332(2), 332(3). As illustrated in Figure 5D, the fabrication process 400 also includes disposing the first-type doped material 310 of the first source/drain region 308 in the fin 306 (block 406). As previously described, the first source/drain region 308 has the first length L1 in the direction D that is smaller than the third length L3. Further, as also illustrated in Figure 5D, the fabrication process 400 includes disposing the second-type doped material 322 in the second source/drain region 320 in the fin 306 (block 408). As previously described, the second source/drain region 320 has the second length L2 in the direction D that is larger than the first length L1 and smaller than the third length L3. In this example, as illustrated in Figure 5E, the gate oxide 500 and the polysilicon layer 502 corresponding to the gate region 332(1) can be replaced with the gate 334 (e.g., a metal gate MG disposed over a work function layer WF).

[0036] While the asymmetric gated finFET diode 300 of Figures 3A-3C employs the N-type material well region (NWELL), other aspects of the asymmetric gated finFET diode 300 may instead employ a P-type material well region. In this regard, Figure 6 is a cross-sectional view of an exemplary asymmetric gated finFET diode 600 employing a substrate 602 that includes a first-type well region 604 employed as a P-type well region (PWELL), as well as a fin 606 disposed in a direction D. Similar to the asymmetric gated finFET diode 300 of Figures 3A-3C, the asymmetric gated finFET diode 600 also includes a first source/drain region 608 having a first length L1 in the direction D. As a non-limiting example, the first length L1 may be approximately equal to a ground rule minimum length of the process technology used to fabricate the asymmetric gated finFET diode 600. As used herein, the minimum ground rule length represents the minimum spacing allowed between gates in a particular process

technology. Thus, setting the first length L1 approximately equal to the ground rule minimum length helps to minimize area of the asymmetric gated finFET diode 600. Additionally, the first source/drain region 608 employs a first-type doped material 610 disposed in the fin 606. The first-type doped material 610 in this example includes a P-type doped material (P+) such that the first source/drain region 608 functions as an anode of the asymmetric gated finFET diode 600. In this aspect, the first source/drain region 608 also includes a first spacer 612 disposed over the fin 606 and on a first side 614 of the first-type doped material 610, and a second spacer 616 disposed over the fin 606 and on a second side 618 of the first-type doped material 610 different from the first side 614.

[0037] With continuing reference to Figure 6, in this aspect, the asymmetric gated finFET diode 600 includes a bulk doped plug 620 disposed under the first source/drain region 608. More specifically, the bulk doped plug 620 includes the first-type doped material 610. Thus, the bulk doped plug 620 increases the conductive area to the first source/drain region 608, which reduces resistance of the first source/drain region 608. In this manner, the bulk doped plug 620 can be configured to reduce the resistance such that the asymmetric gated finFET diode 600 achieves a particular current-resistance (IR) drop (i.e., voltage drop).

[0038] With continuing reference to Figure 6, the asymmetric gated finFET diode 600 also includes a second source/drain region 622 having a second length L2 in the direction D. The second source/drain region 622 employs a second-type doped material 624 disposed in the fin 606. The second-type doped material 624 in this example includes an N-type doped material (N+) such that the second source/drain region 622 functions as a cathode of the asymmetric gated finFET diode 600. In this aspect, the second source/drain region 622 also includes a first spacer 626 disposed over the fin 606 and on a first side 628 of the second-type doped material 624, and a second spacer 630 disposed over the fin 606 and on a second side 632 different from the first side 628 of the second-type doped material 624.

[0039] With continuing reference to Figure 6, the asymmetric gated finFET diode 600 also includes a gate region 634(1) disposed between the first source/drain region 608 and the second source/drain region 622 and having a third length L3. Similar to the gate regions 332(2), 332(3), the asymmetric gated finFET diode 600 can also employ

gate regions 634(2), 634(3) having the third length L3 in the direction D. The third length L3 is larger than the first length L1 and larger than the second length L2. Thus, similar to the asymmetric gated finFET diode 300 of Figures 3A-3C, the gate region 634(1) of the asymmetric gated finFET diode 600 is wider than the gate region 224(1) of the symmetric gated finFET diode 200 of Figure 2 employing equally sized first source/drain, second source/drain, and gate regions 208, 216, and 224(1). In this manner, the asymmetric gated finFET diode 600 can achieve the same footprint as the symmetric gated finFET diode 200 of Figure 2 so as to achieve a reduced current leakage without an increase in area. Further, it is worth noting that while the asymmetric gated finFET diodes 300, 600 in Figures 3, 6 each respectively employ the first source/drain region 308, 608, the second source/drain region 320, 622, and the gate region 332(1), 634(1), other aspects can achieve similar functionality when employing multiple first source/drain, second source/drain, and gate regions.

[0040] In addition to the asymmetric gated finFET diode 300 of Figures 3A-3C and the asymmetric gated finFET diode 600 of Figure 6 described above, other aspects may define certain regions differently while achieving similar results. In this regard, Figure 7 illustrates a cross-sectional view of an exemplary asymmetric gated finFET diode 700 that employs a substrate 702 including a first-type well region 704 (e.g., N-type or Ptype) and a fin 706 disposed in a direction D. In this example, the first-type well region 704 is an N-type well region (NWELL). The asymmetric gated finFET diode 700 also employs a first source/drain region 708 having a first length L1 in the direction D that includes a first-type doped material 710 disposed in the fin 706. For example, the firsttype doped material 710 includes an N-type doped material (N+) such that the first source/drain region 708 functions as a cathode of the asymmetric gated finFET diode 700. The asymmetric gated finFET diode 700 also employs a second source/drain region 712 having a second length L2 in the direction D that is larger than the first length L1. In particular, the second source/drain region 712 includes a second-type doped material 714 disposed in the fin 706. For example, the second-type doped material 714 includes a P-type doped material (P+) such that the second source/drain region 712 functions as an anode of the asymmetric gated finFET diode 700.

[0041] With continuing reference to Figure 7, the asymmetric gated finFET diode 700 also employs a gate region 716(1) having a third length L3 in the direction D

disposed between the first source/drain region 708 and the second source/drain region 712. The third length L3 is larger than the first length L1 and larger than the second length L2. The asymmetric gated finFET diode 700 also employs gate regions 716(2), 716(3) having the third length L3. The gate region 716(1) employs a first spacer 718 disposed over the fin 706 and adjacent to a side 720 of the first source/drain region 708. The gate region 716(1) also employs a second spacer 722 disposed over the fin 706 and adjacent to a side 724 of the second source/drain region 712. In this aspect, the first length L1 is a distance from the side 720 of the first source/drain region 708 to a side 726 of the first source/drain region 708. The second length L2 is a distance from the side 724 of the second source/drain region 712 to a side 728 of the second source/drain region 712. Additionally, the third length L3 is the distance between the side 720 of the first source/drain region 708 and the side 724 of the second source/drain region 712. Even though the asymmetric gated finFET diodes 300, 700 in Figures 3A-3C and 7, respectively, define the first, second, and third lengths L1, L2, and L3 differently, each aspect still achieves a reduced current leakage, and thus reduced power consumption, while avoiding an increase in area compared to the symmetric gated finFET diode 200 in Figure 2.

[0042] Additionally, due to the reduced current leakage of the asymmetric gated finFET diodes of aspects described herein, employing such diodes can reduce the power consumption of corresponding circuits. As a non-limiting example, Figure 8A illustrates a circuit diagram of an exemplary electrostatic discharge (ESD) protection circuit 800 configured to provide ESD protection to a protected circuit 802. The ESD protection circuit 800 employs asymmetric gated finFET diodes such as, but not limited to, the asymmetric gated finFET diodes 300, 600, 700 in Figures 3, 6, and 7, respectively, to reduce current leakage. In particular, as illustrated in Figures 8B and 8C below, the ESD protection circuit 800 employs asymmetric gated finFET diodes configured to function as a positive surge diode 804 and a negative surge diode 806. The ESD protection circuit 800 is coupled between a voltage rail 808 and a ground rail 810 so as to protect the protected circuit 802 from both positive and negative ESD surges. A signal pin 812 is configured to convey a voltage signal to the protected circuit 802. In this manner, in response to positive ESD surges on the signal pin 812, the positive surge diode 804 is configured to enter a forward-biased mode and clamp

voltage on the signal pin 812 to one diode drop above the voltage rail 808. Energy from such a positive ESD surge is conducted through the positive surge diode 804 in the forward-biased mode via a node 814 and is dispersed onto the voltage rail 808. In contrast, in response to negative ESD surges on the signal pin 812, the negative surge diode 806 is configured to enter a forward-biased mode so as to provide a low-impedance path relative to the protected circuit 802. Energy from the negative ESD surge dissipates via the node 814 onto the ground rail 810.

[0043] In this regard, Figure 8B is a cross-sectional diagram of an exemplary structure of the positive surge diode 804 of Figure 8A. In particular, the positive surge diode 804 is an asymmetric gated finFET diode 804 that includes a substrate 816 employing an N-type well region 818 and a fin 820 disposed in a direction D. Additionally, the positive surge diode 804 employs first source/drain regions 822(1)-822(3), each of which has a first length L1 in the direction D. Each first source/drain region 822(1)-822(3) employs an N-type doped material (N+) disposed in the fin 820. In this manner, each first source/drain region 822(1)-822(3) functions as a cathode of the positive surge diode 804, and thus, is electrically coupled to the voltage rail 808. In this aspect, each first source/drain region 822(1)-822(3) also includes a corresponding first spacer 824(1)-824(3) and a corresponding second spacer 826(1)-826(3) similar to the asymmetric gated finFET diode 300 of Figures 3A-3C. Additionally, in this aspect, the positive surge diode 804 also includes a bulk doped plug 828(1)-828(3) disposed in the N-type well region 818 and under each corresponding first source/drain region 822(1)-822(3). More specifically, each bulk doped plug 828(1)-828(3) includes the Ntype doped material (N+). Thus, each bulk doped plug 828(1)-828(3) adds conductive area to the corresponding first source/drain region 822(1)-822(3), which reduces resistance corresponding to each first source/drain region 822(1)-822(3).

[0044] With continuing reference to Figure 8B, the positive surge diode 804 also includes second source/drain regions 830(1), 830(2), each of which has a second length L2 in the direction D that is larger than the first length L1. Each second source/drain region 830(1), 830(2) employs a P-type doped material (P+) disposed in the fin 820. In this manner, each second source/drain region 830(1), 830(2) functions as an anode of the positive surge diode 804, and thus, is electrically coupled to the node 814. In this

aspect, each second source/drain region 830(1), 830(2) also includes a corresponding first spacer 832(1), 832(2) and a corresponding second spacer 834(1), 834(2).

[0045] With continuing reference to Figure 8B, the positive surge diode 804 includes gate regions 836(1)-836(6) having a third length L3 in the direction D that is larger than the first length L1 and larger than the second length L2. In particular, the gate regions 836(2)-836(5) are disposed between corresponding first source/drain regions 822(1)-822(3) and the second source/drain regions 830(1), 830(2). For example, the gate region 836(2) is disposed between the first source/drain region 822(1) and the second source/drain region 830(1). The gate region 836(3) is disposed between the first source/drain region 830(1). Further, the gate region 836(4) is disposed between the first source/drain region 822(2) and the second source/drain region 830(2). The gate region 836(5) is disposed between the first source/drain region 822(3) and the second source/drain region 830(2). In this example, the gate regions 836(1)-836(6) are not electrically coupled to another circuit element (i.e., floating).

[0046] Further, Figure 8C is a cross-sectional diagram of an exemplary structure of the negative surge diode 806 of Figure 8A. In particular, the negative surge diode 806 is an asymmetric gated finFET diode 806 that includes the substrate 816 employing a Ptype well region 838 and a fin 840 disposed in the direction D. Additionally, the negative surge diode 806 employs first source/drain regions 842(1)-842(3), each of which has the first length L1 in the direction D. Each first source/drain region 842(1)-842(3) employs a P-type doped material (P+) disposed in the fin 840. In this manner, each first source/drain region 842(1)-842(3) functions as an anode of the negative surge diode 806, and thus, is electrically coupled to the ground rail 810. In this aspect, each first source/drain region 842(1)-842(3) also includes a corresponding first spacer 844(1)-844(3) and a corresponding second spacer 846(1)-846(3) similar to the asymmetric gated finFET diode 300 of Figures 3A-3C. Additionally, in this aspect, the negative surge diode 806 also includes a bulk doped plug 848(1)-848(3) disposed in the P-type well region 838 and under each corresponding first source/drain region 842(1)-842(3). More specifically, each bulk doped plug 848(1)-848(3) includes the P-type doped material (P+). Thus, each bulk doped plug 848(1)-848(3) adds conductive area to

the corresponding first source/drain region 842(1)-842(3), which reduces resistance corresponding to each first source/drain region 842(1)-842(3).

[0047] With continuing reference to Figure 8C, the negative surge diode 806 also includes second source/drain regions 850(1), 850(2), each of which has the second length L2 in the direction D. Each second source/drain region 850(1), 850(2) employs an N-type doped material (N+) disposed in the fin 840. In this manner, each second source/drain region 850(1), 850(2) functions as a cathode of the negative surge diode 806, and thus, is electrically coupled to the node 814. In this aspect, each second source/drain region 850(1), 850(2) also includes a corresponding first spacer 852(1), 852(2) and a corresponding second spacer 854(1), 854(2).

[0048] With continuing reference to Figure 8C, the negative surge diode 806 includes gate regions 856(1)-856(6) having the third length L3 in the direction D. The gate regions 856(2)-856(5) are disposed between corresponding first source/drain regions 842(1)-842(3) and second source/drain regions 850(1), 850(2). For example, the gate region 856(2) is disposed between the first source/drain region 842(1) and the second source/drain region 850(1). The gate region 856(3) is disposed between the first source/drain region 842(2) and the second source/drain region 850(2). The gate region 856(5) is disposed between the first source/drain region 842(3) and the second source/drain region 850(2). In this example, the gate regions 856(1)-856(6) are not electrically coupled to another circuit element (i.e., floating).

[0049] The elements described herein are sometimes referred to as means for achieving a particular property. In this regard, the substrate 302 is sometimes referred to herein as "a means for providing a substrate comprising a first-type well region and a fin disposed in a direction." Additionally, the first source/drain region 308 is sometimes referred to herein as "a means for providing a first source/drain region having a first length in the direction, wherein the first source/drain region comprises a first-type doped material disposed in the fin." The second source/drain region 320 is sometimes referred to herein as "a means for providing a second source/drain region having a second length in the direction that is larger than the first length, wherein the second source/drain region comprises a second-type doped material disposed in the fin." Further, the gate

region 332(1) is sometimes referred to herein as "a means for providing a gate region formed between the first source/drain region and the second source/drain region having a third length in the direction that is larger than the first length and larger than the second length."

[0050] The asymmetric gated finFET diodes according to aspects disclosed herein may be provided in or integrated into any processor-based device. Examples, without limitation, include a set top box, an entertainment unit, a navigation device, a communications device, a fixed location data unit, a mobile location data unit, a global positioning system (GPS) device, a mobile phone, a cellular phone, a smart phone, a session initiation protocol (SIP) phone, a tablet, a phablet, a server, a computer, a portable computer, a mobile computing device, a wearable computing device (e.g., a smart watch, a health or fitness tracker, eyewear, etc.), a desktop computer, a personal digital assistant (PDA), a monitor, a computer monitor, a television, a tuner, a radio, a satellite radio, a music player, a digital music player, a portable music player, a digital video player, a video player, a digital video disc (DVD) player, a portable digital video player, an automobile, a vehicle component, avionics systems, a drone, and a multicopter.

[0051] In this regard, Figure 9 illustrates an example of a processor-based system 900 that can employ elements that include the asymmetric gated finFET diodes 300, 600, 700, 804, and 806 illustrated in Figures 3A-3C, 6, 7, 8B, and 8C, respectively. In this example, the processor-based system 900 includes one or more central processing units (CPUs) 902, each including one or more processors 904. The CPU(s) 902 may have cache memory 906 coupled to the processor(s) 904 for rapid access to temporarily stored data. The CPU(s) 902 is coupled to a system bus 908 and can intercouple master and slave devices included in the processor-based system 900. As is well known, the CPU(s) 902 communicates with these other devices by exchanging address, control, and data information over the system bus 908. For example, the CPU(s) 902 can communicate bus transaction requests to a memory controller 910 as an example of a slave device. Although not illustrated in Figure 9, multiple system buses 908 could be provided, wherein each system bus 908 constitutes a different fabric.

[0052] Other master and slave devices can be connected to the system bus 908. As illustrated in Figure 9, these devices can include a memory system 912, one or more

input devices 914, one or more output devices 916, one or more network interface devices 918, and one or more display controllers 920, as examples. The input device(s) 914 can include any type of input device, including, but not limited to, input keys, switches, voice processors, etc. The output device(s) 916 can include any type of output device, including, but not limited to, audio, video, other visual indicators, etc. The network interface device(s) 918 can be any device configured to allow exchange of data to and from a network 922. The network 922 can be any type of network, including, but not limited to, a wired or wireless network, a private or public network, a local area network (LAN), a wireless local area network (WLAN), a wide area network (WAN), a BLUETOOTH<sup>TM</sup> network, and the Internet. The network interface device(s) 918 can be configured to support any type of communications protocol desired. The memory system 912 can include one or more memory units 924(0)-924(M).

[0053] The CPU(s) 902 may also be configured to access the display controller(s) 920 over the system bus 908 to control information sent to one or more displays 926. The display controller(s) 920 sends information to the display(s) 926 to be displayed via one or more video processors 928, which process the information to be displayed into a format suitable for the display(s) 926. The display(s) 926 can include any type of display, including, but not limited to, a cathode ray tube (CRT), a liquid crystal display (LCD), a plasma display, a light emitting diode (LED) display, etc.

[0054] Those of skill in the art will further appreciate that the various illustrative logical blocks, modules, circuits, and algorithms described in connection with the aspects disclosed herein may be implemented as electronic hardware, instructions stored in memory or in another computer readable medium and executed by a processor or other processing device, or combinations of both. The master and slave devices described herein may be employed in any circuit, hardware component, integrated circuit (IC), or IC chip, as examples. Memory disclosed herein may be any type and size of memory and may be configured to store any type of information desired. To clearly illustrate this interchangeability, various illustrative components, blocks, modules, circuits, and steps have been described above generally in terms of their functionality. How such functionality is implemented depends upon the particular application, design choices, and/or design constraints imposed on the overall system. Skilled artisans may implement the described functionality in varying ways for each

particular application, but such implementation decisions should not be interpreted as causing a departure from the scope of the present disclosure.

[0055] The various illustrative logical blocks, modules, and circuits described in connection with the aspects disclosed herein may be implemented or performed with a processor, a Digital Signal Processor (DSP), an Application Specific Integrated Circuit (ASIC), a Field Programmable Gate Array (FPGA) or other programmable logic device, discrete gate or transistor logic, discrete hardware components, or any combination thereof designed to perform the functions described herein. A processor may be a microprocessor, but in the alternative, the processor may be any conventional processor, controller, microcontroller, or state machine. A processor may also be implemented as a combination of computing devices (e.g., a combination of a DSP and a microprocessor, a plurality of microprocessors, one or more microprocessors in conjunction with a DSP core, or any other such configuration).

[0056] The aspects disclosed herein may be embodied in hardware and in instructions that are stored in hardware, and may reside, for example, in Random Access Memory (RAM), flash memory, Read Only Memory (ROM), Electrically Programmable ROM (EPROM), Electrically Erasable Programmable ROM (EEPROM), registers, a hard disk, a removable disk, a CD-ROM, or any other form of computer readable medium known in the art. An exemplary storage medium is coupled to the processor such that the processor can read information from, and write information to, the storage medium. In the alternative, the storage medium may be integral to the processor. The processor and the storage medium may reside in an ASIC. The ASIC may reside in a remote station. In the alternative, the processor and the storage medium may reside as discrete components in a remote station, base station, or server.

[0057] It is also noted that the operational steps described in any of the exemplary aspects herein are described to provide examples and discussion. The operations described may be performed in numerous different sequences other than the illustrated sequences. Furthermore, operations described in a single operational step may actually be performed in a number of different steps. Additionally, one or more operational steps discussed in the exemplary aspects may be combined. It is to be understood that the operational steps illustrated in the flowchart diagrams may be subject to numerous

different modifications as will be readily apparent to one of skill in the art. Those of skill in the art will also understand that information and signals may be represented using any of a variety of different technologies and techniques. For example, data, instructions, commands, information, signals, bits, symbols, and chips that may be referenced throughout the above description may be represented by voltages, currents, electromagnetic waves, magnetic fields or particles, optical fields or particles, or any combination thereof.

[0058] The previous description of the disclosure is provided to enable any person skilled in the art to make or use the disclosure. Various modifications to the disclosure will be readily apparent to those skilled in the art, and the generic principles defined herein may be applied to other variations without departing from the spirit or scope of the disclosure. Thus, the disclosure is not intended to be limited to the examples and designs described herein, but is to be accorded the widest scope consistent with the principles and novel features disclosed herein.

## What is claimed is:

1. An asymmetric gated fin Field Effect Transistor (FET) (finFET) diode, comprising:

a substrate comprising:

- a first-type well region; and
- a fin disposed in a direction;
- a first source/drain region having a first length in the direction, wherein the first source/drain region comprises a first-type doped material disposed in the fin;
- a second source/drain region having a second length in the direction that is larger than the first length, wherein the second source/drain region comprises a second-type doped material disposed in the fin; and
- a gate region disposed between the first source/drain region and the second source/drain region having a third length in the direction that is larger than the first length and larger than the second length.
- 2. The asymmetric gated finFET diode of claim 1, wherein:

the first source/drain region further comprises:

- a first spacer disposed over the fin and on a first side of the first-type doped material; and
- a second spacer disposed over the fin and on a second side of the first-type doped material different from the first side of the first-type doped material;

the second source/drain region further comprises:

- a first spacer disposed over the fin and on a first side of the second-type doped material; and
- a second spacer disposed over the fin and on a second side of the secondtype doped material different from the first side of the secondtype doped material; and

the gate region further comprises a gate disposed over the fin.

3. The asymmetric gated finFET diode of claim 1, wherein the gate region comprises:

- a first spacer disposed over the fin and adjacent to the first source/drain region; and
- a second spacer disposed over the fin and adjacent to the second source/drain region.
- 4. The asymmetric gated finFET diode of claim 1, wherein the third length is approximately equal to the second length plus a difference of the second length and the first length.
- 5. The asymmetric gated finFET diode of claim 1, wherein:
  the first-type well region comprises an N-type well region;
  the first-type doped material of the first source/drain region comprises an N-type
  doped material; and
  the second-type doped material of the second source/drain region comprises a Ptype doped material.
- 6. The asymmetric gated finFET diode of claim 4, wherein: the second source/drain region comprises an anode; and the first source/drain region comprises a cathode.
- 7. The asymmetric gated finFET diode of claim 1, wherein:
  the first-type well region comprises a P-type well region;
  the first-type doped material of the first source/drain region comprises a P-type
  doped material; and
  the second-type doped material of the second source/drain region comprises an
  N-type doped material.
- 8. The asymmetric gated finFET diode of claim 7, wherein: the second source/drain region comprises a cathode; and the first source/drain region comprises an anode.

9. The asymmetric gated finFET diode of claim 1, wherein the first length is approximately equal to a ground rule minimum length.

- 10. The asymmetric gated finFET diode of claim 1, further comprising a bulk doped plug disposed in the first-type well region and under the first source/drain region, wherein the bulk doped plug comprises the first-type doped material.
- 11. The asymmetric gated finFET diode of claim 1, further comprising:
  - a plurality of first source/drain regions, wherein each first source/drain region has the first length in the direction and comprises the first-type doped material disposed in the fin;
  - a plurality of second source/drain regions, wherein each second source/drain region has the second length in the direction and comprises the second-type doped material disposed in the fin; and
  - a plurality of gate regions, wherein each gate region is formed between a corresponding second source/drain region and a corresponding first source/drain region and has the third length in the direction.
- 12. An asymmetric gated fin Field Effect Transistor (FET) (finFET) diode, comprising:
  - a means for providing a substrate comprising:
    - a first-type well region; and
    - a fin disposed in a direction;
  - a means for providing a first source/drain region having a first length in the direction, wherein the first source/drain region comprises a first-type doped material disposed in the fin;
  - a means for providing a second source/drain region having a second length in the direction that is larger than the first length, wherein the second source/drain region comprises a second-type doped material disposed in the fin; and
  - a means for providing a gate region disposed between the first source/drain region and the second source/drain region having a third length in the

direction that is larger than the first length and larger than the second length.

- 13. A method of manufacturing an asymmetric gated fin Field Effect Transistor (FET) (finFET) diode, comprising:
  - providing a substrate comprising a first-type well region and a fin disposed in a direction;
  - forming a gate region corresponding to the fin, wherein the gate region has a third length in the direction;
  - disposing a first-type doped material in a first source/drain region in the fin, wherein the first source/drain region has a first length in the direction smaller than the third length; and
  - disposing a second-type doped material in a second source/drain region in the fin, wherein the second source/drain region has a second length in the direction larger than the first length and smaller than the third length.
- 14. The method of claim 13, wherein:
  - providing the substrate comprises providing the substrate comprising an N-type well region and the fin;
  - disposing the first-type doped material comprises disposing an N-type doped material in the first source/drain region in the fin; and
  - disposing the second-type doped material comprises disposing a P-type doped material in the second source/drain region in the fin.
- 15. The method of claim 13, wherein:
  - providing the substrate comprises providing the substrate comprising a P-type well region and the fin;
  - disposing the first-type doped material comprises disposing a P-type doped material in the first source/drain region in the fin; and
  - disposing the second-type doped material comprises disposing an N-type doped material in the second source/drain region in the fin.

16. An apparatus, comprising:

an electrostatic discharge (ESD) protection circuit, comprising:

a positive surge diode coupled to a signal pin and a voltage rail, comprising:

a substrate comprising:

an N-type well region; and

a fin disposed in a direction;

- a first source/drain region having a first length in the direction, wherein the first source/drain region of the positive surge diode comprises an N-type doped material disposed in the fin;
- a second source/drain region having a second length in the direction that is larger than the first length, wherein the second source/drain region of the positive surge diode comprises a P-type doped material disposed in the fin; and
- a gate region disposed between the second source/drain region and the first source/drain region of the positive surge diode and having a third length in the direction that is larger than the first length and larger than the second length; and
- a negative surge diode coupled to the signal pin and a ground rail, comprising: the substrate comprising:
  - a P-type well region; and
  - a fin disposed in the direction;
  - a first source/drain region having the first length in the direction, wherein the first source/drain region of the negative surge diode comprises a P-type doped material disposed in the fin;
  - a second source/drain region having the second length in the direction, wherein the second source/drain region of the negative surge diode comprises an N-type doped material disposed in the fin; and
  - a gate region disposed between the second source/drain region and the first source/drain region of the negative surge diode and having the third length in the direction.

17. The apparatus of claim 16, wherein the third length is approximately equal to the second length plus a difference of the second length and the first length.

- 18. The apparatus of claim 16, wherein:
  - the second source/drain region of the positive surge diode comprises an anode;
  - the first source/drain region of the positive surge diode comprises a cathode;
  - the second source/drain region of the negative surge diode comprises a cathode;

and

the first source/drain region of the negative surge diode comprises an anode.

- 19. The apparatus of claim 16, wherein the first length is approximately equal to a ground rule minimum length.
- 20. The apparatus of claim 16, wherein:
  - the positive surge diode further comprises a bulk doped plug disposed in the N-type well region and under the first source/drain region of the positive surge diode, wherein the bulk doped plug comprises the N-type doped material; and
  - the negative surge diode comprises a bulk doped plug disposed in the P-type well region and under the first source/drain region of the negative surge diode, wherein the bulk doped plug comprises the P-type doped material.



FIG. 4









6/17



FIG. 4





ろう

















FIG. 8A





TC. &C

WO 2018/106315 PCT/US2017/053373



## INTERNATIONAL SEARCH REPORT

International application No PCT/US2017/053373

A. CLASSIFICATION OF SUBJECT MATTER INV. H01L29/739 H01L29/08 ADD.

According to International Patent Classification (IPC) or to both national classification and IPC

## B. FIELDS SEARCHED

Minimum documentation searched (classification system followed by classification symbols)  $\mbox{H01L}$ 

Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched

Electronic data base consulted during the international search (name of data base and, where practicable, search terms used)

EPO-Internal, WPI Data

| Category* | Citation of document, with indication, where appropriate, of the relevant passages                                                     | Relevant to claim No. |  |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--|
| Υ         | US 9 502 410 B1 (UNITED MICROELECTRONICS CORP [TW]) 22 November 2016 (2016-11-22) columns n2-6; figures 1-10                           | 1-20                  |  |
| Υ         | US 2016/190305 A1 (JANGJIAN SHIU-KO [TW]<br>ET AL) 30 June 2016 (2016-06-30)<br>paragraph [0003] - paragraph [0063];<br>figures 1-13   | 1-20                  |  |
| Υ         | US 2006/273372 A1 (VOLDMAN STEVEN H [US]<br>ET AL) 7 December 2006 (2006-12-07)<br>paragraph [0005] - paragraph [0053];<br>figures 1-7 | 1-20                  |  |
| Α         | US 6 404 269 B1 (VOLDMAN STEVEN H [US]) 11 June 2002 (2002-06-11) the whole document                                                   | 1-20                  |  |

| Further documents are listed in the continuation of Box C.                                                                   | X See patent family annex.                                                                                                                                                                                                                                |  |  |
|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| * Special categories of cited documents :                                                                                    | "T" later document published after the international filing date or priority                                                                                                                                                                              |  |  |
| "A" document defining the general state of the art which is not considered to be of particular relevance                     | date and not in conflict with the application but cited to understand<br>the principle or theory underlying the invention                                                                                                                                 |  |  |
| "E" earlier application or patent but published on or after the international filing date                                    | "X" document of particular relevance; the claimed invention cannot be considered novel or cannot be considered to involve an inventive                                                                                                                    |  |  |
| "L" document which may throw doubts on priority claim(s) or which is                                                         | step when the document is taken alone                                                                                                                                                                                                                     |  |  |
| cited to establish the publication date of another citation or other special reason (as specified)                           | "Y" document of particular relevance; the claimed invention cannot be<br>considered to involve an inventive step when the document is<br>combined with one or more other such documents, such combination<br>being obvious to a person skilled in the art |  |  |
| "O" document referring to an oral disclosure, use, exhibition or other means                                                 |                                                                                                                                                                                                                                                           |  |  |
| "P" document published prior to the international filing date but later than the priority date claimed                       | "&" document member of the same patent family                                                                                                                                                                                                             |  |  |
| Date of the actual completion of the international search                                                                    | Date of mailing of the international search report                                                                                                                                                                                                        |  |  |
| 22 December 2017                                                                                                             | 09/01/2018                                                                                                                                                                                                                                                |  |  |
| Name and mailing address of the ISA/                                                                                         | Authorized officer                                                                                                                                                                                                                                        |  |  |
| European Patent Office, P.B. 5818 Patentlaan 2<br>NL - 2280 HV Rijswijk<br>Tel. (+31-70) 340-2040,<br>Fax: (+31-70) 340-3016 | Norga, Gerd                                                                                                                                                                                                                                               |  |  |

2

## **INTERNATIONAL SEARCH REPORT**

International application No
PCT/US2017/053373

|          | 1                                                                                                                                                                         | <u> </u>                    |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| ategory* |                                                                                                                                                                           | Relevant to claim No.       |
| ategory" | citation of document, with indication, where appropriate, of the relevant passages  US 6 380 570 B1 (VOLDMAN STEVEN H [US]) 30 April 2002 (2002-04-30) the whole document | Relevant to claim No.  1-20 |
|          |                                                                                                                                                                           |                             |

## **INTERNATIONAL SEARCH REPORT**

Information on patent family members

International application No
PCT/US2017/053373

| Patent document<br>cited in search report | Publication<br>date | Patent family<br>member(s)                                                                     | Publication date                                                   |
|-------------------------------------------|---------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| US 9502410 E                              | 1 22-11-2016        | CN 106252391 A<br>US 9502410 B1<br>US 2017033015 A1                                            | 21-12-2016<br>22-11-2016<br>02-02-2017                             |
| US 2016190305 A                           | 1 30-06-2016        | CN 105742343 A<br>DE 102015107272 A1<br>KR 20160082346 A<br>TW 201624548 A<br>US 2016190305 A1 | 06-07-2016<br>30-06-2016<br>08-07-2016<br>01-07-2016<br>30-06-2016 |
| US 2006273372 /                           | 1 07-12-2006        | NONE                                                                                           |                                                                    |
| US 6404269 E                              | 1 11-06-2002        | NONE                                                                                           |                                                                    |
| US 6380570 E                              | 1 30-04-2002        | NONE                                                                                           |                                                                    |
|                                           |                     |                                                                                                |                                                                    |