



## INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT)

|                                                                                                                                                                                                                                                                                     |  |    |                                                                                                                               |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|----|-------------------------------------------------------------------------------------------------------------------------------|
| (51) International Patent Classification <sup>6</sup> :<br><b>H01L 21/768</b>                                                                                                                                                                                                       |  | A1 | (11) International Publication Number: <b>WO 99/09593</b>                                                                     |
|                                                                                                                                                                                                                                                                                     |  |    | (43) International Publication Date: 25 February 1999 (25.02.99)                                                              |
| (21) International Application Number: PCT/US98/17010                                                                                                                                                                                                                               |  |    | (81) Designated States: JP, KR, SG, European patent (AT, BE, CH, CY, DE, DK, ES, FI, FR, GB, GR, IE, IT, LU, MC, NL, PT, SE). |
| (22) International Filing Date: 17 August 1998 (17.08.98)                                                                                                                                                                                                                           |  |    |                                                                                                                               |
| (30) Priority Data:<br>08/914,521 19 August 1997 (19.08.97) US                                                                                                                                                                                                                      |  |    | Published<br><i>With international search report.</i>                                                                         |
| (71) Applicant: APPLIED MATERIALS, INC. [US/US]; 3050 Bowers Avenue, Santa Clara, CA 95054 (US).                                                                                                                                                                                    |  |    |                                                                                                                               |
| (72) Inventors: CHEN, Liang-Yuh; 1304 Fairway Entrance Drive, San Jose, CA 95131 (US). TAO, Rong; 1311 Arlington Lane, San Jose, CA 95129 (US). GUO, Ted; 1079 A Tanland Drive, Palo Alto, CA 94303 (US). MOSELY, Roderick, Craig; 4337 Diavilla Avenue, Pleasanton, CA 94588 (US). |  |    |                                                                                                                               |
| (74) Agent: TACKETT, Keith, M.; Patterson & Streets, L.L.P., Suite 1500, 3040 Post Oak Boulevard, Houston, TX 77056 (US).                                                                                                                                                           |  |    |                                                                                                                               |

## (54) Title: DUAL DAMASCENE METALLIZATION

## (57) Abstract

The present invention generally provides a metallization process for forming a highly integrated interconnect. More particularly, the present invention provides a dual damascene interconnect module that incorporates a barrier layer (54) deposited on all exposed surface of a dielectric layer which contains a dual damascene via and wire definition (48, 50). A conductive metal (60, 62) is deposited on the barrier layer using two or more deposition methods to fill the via (48) and wire (50) definition prior to planarization.



**FOR THE PURPOSES OF INFORMATION ONLY**

Codes used to identify States party to the PCT on the front pages of pamphlets publishing international applications under the PCT.

|    |                          |    |                                       |    |                                           |    |                          |
|----|--------------------------|----|---------------------------------------|----|-------------------------------------------|----|--------------------------|
| AL | Albania                  | ES | Spain                                 | LS | Lesotho                                   | SI | Slovenia                 |
| AM | Armenia                  | FI | Finland                               | LT | Lithuania                                 | SK | Slovakia                 |
| AT | Austria                  | FR | France                                | LU | Luxembourg                                | SN | Senegal                  |
| AU | Australia                | GA | Gabon                                 | LV | Latvia                                    | SZ | Swaziland                |
| AZ | Azerbaijan               | GB | United Kingdom                        | MC | Monaco                                    | TD | Chad                     |
| BA | Bosnia and Herzegovina   | GE | Georgia                               | MD | Republic of Moldova                       | TG | Togo                     |
| BB | Barbados                 | GH | Ghana                                 | MG | Madagascar                                | TJ | Tajikistan               |
| BE | Belgium                  | GN | Guinea                                | MK | The former Yugoslav Republic of Macedonia | TM | Turkmenistan             |
| BF | Burkina Faso             | GR | Greece                                | ML | Mali                                      | TR | Turkey                   |
| BG | Bulgaria                 | HU | Hungary                               | MN | Mongolia                                  | TT | Trinidad and Tobago      |
| BJ | Benin                    | IE | Ireland                               | MR | Mauritania                                | UA | Ukraine                  |
| BR | Brazil                   | IL | Israel                                | MW | Malawi                                    | UG | Uganda                   |
| BY | Belarus                  | IS | Iceland                               | MX | Mexico                                    | US | United States of America |
| CA | Canada                   | IT | Italy                                 | NE | Niger                                     | UZ | Uzbekistan               |
| CF | Central African Republic | JP | Japan                                 | NL | Netherlands                               | VN | Viet Nam                 |
| CG | Congo                    | KE | Kenya                                 | NO | Norway                                    | YU | Yugoslavia               |
| CH | Switzerland              | KG | Kyrgyzstan                            | NZ | New Zealand                               | ZW | Zimbabwe                 |
| CI | Côte d'Ivoire            | KP | Democratic People's Republic of Korea | PL | Poland                                    |    |                          |
| CM | Cameroon                 | KR | Republic of Korea                     | PT | Portugal                                  |    |                          |
| CN | China                    | KZ | Kazakhstan                            | RO | Romania                                   |    |                          |
| CU | Cuba                     | LC | Saint Lucia                           | RU | Russian Federation                        |    |                          |
| CZ | Czech Republic           | LI | Liechtenstein                         | SD | Sudan                                     |    |                          |
| DE | Germany                  | LK | Sri Lanka                             | SE | Sweden                                    |    |                          |
| DK | Denmark                  | LR | Liberia                               | SG | Singapore                                 |    |                          |

## DUAL DAMASCENE METALLIZATION

### BACKGROUND OF THE INVENTION

5

#### Field of the Invention

The present invention relates to a metallization method for manufacturing semiconductor devices. More particularly, the present invention relates to metallization of dual damascene via and wire definitions in a dielectric layer to form metal interconnects and 10 metal via plugs.

#### Background of the Related Art

Sub-half micron multilevel metallization is one of the key technologies for the next generation of very large scale integration (VLSI). The multilevel interconnects that lie at the 15 heart of this technology require planarization of interconnect features formed in high aspect ratio apertures, including contacts, vias, lines or other features. Reliable formation of these interconnect features is very important to the success of VLSI and to the continued effort to increase circuit density and quality on individual substrates and die.

As circuit densities increase, the widths of vias, contacts and other features, as well as 20 the dielectric materials between them, must decrease resulting in larger aspect ratios for the features. Therefore, there is a great amount of ongoing effort being directed at the formation of void-free features having high aspect ratios wherein the ratio of feature width to feature height is 4:1 or larger. One such method involves selective chemical vapor deposition (CVD) of material only on exposed nucleation surfaces as provided on the substrate surface. 25 Selective CVD involves the deposition of a film layer upon contact of a component of the chemical vapor with a conductive substrate. The component nucleates on such substrate creating a metal surface on which further deposition proceeds.

Selective CVD metal deposition is based on the fact that the decomposition of a CVD metal precursor gas usually requires a source of electrons from a conductive nucleation film. 30 In accordance with a conventional selective CVD metal deposition process, the metal should grow in the bottom of an aperture where either a metal film or doped silicon or metal silicide from the underlying conductive layer has been exposed, but should not grow on dielectric surfaces such as the field and aperture walls. The underlying metal films or doped silicon are electrically conductive, unlike the dielectric field and aperture walls, and supply the electrons

needed for decomposition of the metal precursor gas and the resulting deposition of the metal. The result obtained through selective deposition is an epitaxial "bottom-up" growth of CVD metal in the apertures capable of filling very small dimension (<0.25  $\mu\text{m}$ ), high aspect ratio (>5:1) via or contact openings.

5       Elemental aluminum (Al) and its alloys have been the traditional metals used to form lines and plugs in semiconductor processing because of aluminum's low resistivity, superior adhesion to silicon dioxide ( $\text{SiO}_2$ ), ease of patterning, and high purity. Furthermore, aluminum precursor gases are available which facilitate the selective CVD process described above. However, aluminum has higher resistivity and problems with electromigration.

10      Electromigration is a phenomenon that occurs in a metal circuit while the circuit is in operation, as opposed to a failure occurring during fabrication. Electromigration is caused by the diffusion of the metal in the electric field set up in the circuit. The metal gets transported from one end to the other after hours of operation and eventually separates completely, causing an opening in the circuit. This problem is sometimes overcome by Cu doping and 15 texture improvement. However, electromigration is a problem that gets worse as the current density increases.

20      Copper and its alloys, on the other hand, have even lower resistivities than aluminum and significantly higher electromigration resistance. These characteristics are important for supporting the higher current densities experienced at high levels of integration and increase 25 device speed. However, the primary problems with integrating copper metal into multilevel metallization systems are (1) the difficulty of patterning the metal using etching techniques, and (2) the difficulty in filling small vias using PVD given the lack of mature CVD processes. For devices of submicron minimum feature size, wet etch techniques for copper patterning have not been acceptable due to liquid surface tension, isotropic etch profile, and difficulty in over-etch control and a reliable dry etch process is not available.

30      Several methods have been proposed for producing patterned copper interconnects, including selective electroless plating, selective chemical vapor deposition, high temperature reactive ion etching and lift off processing. Electroless plating requires that the floor of an interconnect be seeded to make the floor conductive. The conductive floor can then be charged to attract copper from a solution or bath.

35      Selective chemical vapor deposition typically involves the decomposition of a metal precursor gas on an electrically conducting surface. However, a reliable and mature

process for selective CVD copper is not available.

High temperature reactive ion etching (RIE), or sputter etching, has also been used to pattern a copper layer. Furthermore, the RIE can be used in conjunction with lift off processing in which excess metal is lifted off the structure by a release layer to leave a planar

5 surface having a copper feature formed therein.

Yet another technique for metal wiring of copper comprises the patterning and etching of a trench and/or contact within a thick layer of insulating material, such as  $\text{SiO}_2$ . Thereafter, a thin layer of a barrier metal, such as Ti, TiW or TiN, may be provided on top of the insulating layer and within the trench and/or contact to act as a diffusion barrier to prevent 10 inter-diffusion of the metal to be subsequently deposited into the silicon, and between such metal and oxide. After barrier metal deposition, a layer of copper is deposited to completely fill the trench.

A known metallization technique provides a method for forming a dual damascene interconnect in a dielectric layer having dual damascene via and wire definitions, wherein the 15 via has a floor exposing an underlying layer. The method includes physical vapor deposition of a barrier layer, physical vapor deposition of a conductive metal, preferably copper, and then electroplating of the conductive metal to fill the vias and trenches. Finally, the deposited layers and the dielectric layers are planarized, such as by chemical mechanical polishing, to define a conductive wire.

20 Referring to Figures 1A through 1E, a cross-sectional diagram of a layered structure 10 is shown including a dielectric layer 16 formed over an underlying layer 14 which contains electrically conducting features 15. The underlying layer 14 may take the form of a doped silicon substrate or it may be a first or subsequent conducting layer formed on a substrate. The dielectric layer 16 is formed over the underlying layer 14 in accordance with 25 procedures known in the art to form a part of the overall integrated circuit. Once deposited, the dielectric layer 16 is etched to form a dual damascene via and wire definition, wherein the via has a floor 30 exposing a small portion of the conducting feature 15. Etching of the dielectric layer 16 is accomplished with any dielectric etching process, including plasma etching. Specific techniques for etching silicon dioxide and organic materials may include 30 such compounds as buffered hydrofluoric acid and acetone or EKC, respectively. However, patterning may be accomplished using any method known in the art.

Referring to Figure 1A, a cross-sectional diagram of a dual damascene via and wire definition formed in the dielectric layer 16 is shown. The via and wire definition facilitates the deposition of a conductive interconnect that will provide an electrical connection with the underlying conductive feature 15. The definition provides vias 32 having via walls 34 and a 5 floor 30 exposing at least a portion of the conductive feature 15, and trenches 17 having trench walls 38.

Referring to Figure 1B, a barrier layer 20 of PVD TaN is deposited on the via and wire definition leaving holes 18 in the vias 32. The barrier layer is preferably formed of titanium, titanium nitride, tantalum or tantalum nitride. The process used may be PVD, 10 CVD, or combined CVD/PVD for texture and film property improvement. The barrier layer limits the diffusion of copper and dramatically increases the reliability of the interconnect. It is preferred that the barrier layer having a thickness between about 25 and about 400 Angstroms (Å), most preferably about 100 Å.

Referring to Figure 1C, a PVD copper layer 21 is deposited on the barrier layer 20 15 over the walls 34, 38 and floor 30 of the wire definition. The metal used could also be aluminum or tungsten. The PVD copper layer 21 provides good adhesion for additional metal layers.

Referring to Figure 1D, copper 22 is electroplated over the PVD copper layer 21 to 20 fill the via 32 with a copper plug 19. Electroplating is well known in the art and can be achieved by a variety of techniques.

Referring to Figure 1E, the top portion of the structure 10 is then planarized, 25 preferably by chemical mechanical polishing (CMP). During the planarization process, portions of the copper layers 21, 22, barrier layer 20, and dielectric 16 are removed from the top of the structure leaving a fully planar surface with conductive wires 39 formed in the trenches therein.

In comparison to PVD copper deposition, thin films deposited during a blanket CVD process are usually conformal and provide excellent step coverage, i.e., uniform thickness of layers on the sides and base of any aperture formed on the substrate, even for very small aperture geometries. Therefore, blanket CVD is a common method used to fill apertures. 30 However, there are two primary difficulties associated with blanket CVD processes. First, blanket CVD films grow from all sides in an aperture which typically results in a void in the filled aperture because the deposited layer grows upwardly and outwardly at the upper

corners of the aperture and bridges at the upper surface of the aperture before the aperture has been completely filled (i.e., bridging or crowning). Also, a continuous nucleation layer, i.e., a continuous film layer to insure nucleation over all surfaces of the substrate, which is deposited on the aperture walls to ensure deposition of the CVD layer thereon, further

5 reduces the width of the aperture, thereby increasing the difficulty of filling of the aperture without voids. Second, films deposited by blanket CVD tend to conform to the topography of the surface on which the films are deposited which may result in a film having a randomly oriented crystal structure and resulting lower reflectivity properties and poor electromigration performance if the topography is non-oriented or random.

10 Selective CVD is based on the fact that the decomposition of the CVD precursor gas to provide a deposition film usually requires a source of electrons from a conductive nucleation film. In accordance with a conventional selective CVD process, deposition should occur in the bottom of an aperture where either a conducting film or doped silicon from the underlying layer has been exposed, but should not grow on the insulative field or insulative

15 aperture walls where no nucleation sites are provided. These conducting films and/or doped silicon exposed at the base of the apertures, unlike dielectric surfaces, supply the electrons needed for decomposition of the precursor gas and resulting deposition of the film layer. The result obtained through selective deposition is a "bottom-up" growth of the film in the apertures capable of filling very small dimension (<0.25  $\mu\text{m}$ ), high aspect ratio (>5:1) vias or

20 contacts. However, in selective CVD processes unwanted nodules form on the field where defects in that surface exist.

25 PVD processes, on the other hand, enable deposition of highly oriented films having improved reflectivity, but do not provide good aperture filling or step coverage in high aspect ratio applications. Physical sputtering of target material results in particles traveling at acute angles relative to the substrate surface. As a result, where high aspect ratio apertures are being filled, sputtered particles tend to deposit on the upper wall surfaces and cover the opening thereof before the aperture is completely filled with deposition material. The resulting structure typically includes voids therein which compromise the integrity of the devices formed on the substrate.

30 High aspect ratio apertures can be filled using PVD processes by depositing the film at elevated temperatures. As an example, aluminum can be deposited at 400° C or higher to enhance flow of the aluminum on the surface and throughout the aperture. It has been found

that this hot Al process provides improved step coverage. However, hot Al process have been shown to have unreliable via fill, high deposition temperatures and long fill times, and poor film reflectivity.

Despite the availability of these techniques, there remains a need for a metallization process for fabricating dual damascene interconnects and vias having floors of any deposition material. Such highly integrated interconnects must provide void-free vias, particularly in high aspect ratio, sub-quarter micron wide apertures for forming contacts and vias. Furthermore, there is a need for a process providing a circuit with higher electrical conductivity and improved electromigration resistance. It would be desirable to have a simple process requiring fewer processing steps to form metal plugs in the vias and wires in the trenches. It would be further desirable if the process could achieve all this without the use of metal etch techniques.

## SUMMARY OF THE INVENTION

The present invention provides a method for forming a dual damascene interconnect in a non-conducting layer having dual damascene via and wire definitions. The method includes depositing a barrier layer on exposed surfaces of the non-conducting layer including the surfaces within the dual damascene via and wire definition. The via and wire definition is then filled with a conductive metal, such as copper or aluminum, using two or more deposition techniques which are preferably separated by an annealing step to prevent voids. Finally, the conductive metal, the barrier layer, and the dielectric layers are planarized, such as by chemical mechanical polishing, to define a conductive wire which is connected by a via to a lower conducting region.

## 25 BRIEF DESCRIPTION OF THE DRAWINGS

So that the manner in which the above recited features, advantages and objects of the present invention are attained can be understood in detail, a more particular description of the invention, briefly summarized above, may be had by reference to the embodiments thereof which are illustrated in the appended drawings.

30 It is to be noted, however, that the appended drawings illustrate only typical embodiments of this invention and are therefore not to be considered limiting of its scope, for the invention may admit to other equally effective embodiments.

Figures 1A through 1E (Prior Art) show a dual damascene via and wire definition and prior art steps for providing a metal interconnect using a barrier layer, PVD metal deposition and metal electroplating.

Figures 2A through 2E show a dual damascene via and wire definition and deposition of a barrier layer prior to filling the via and wire definition with a conductive metal in accordance with a first embodiment of the present invention.

Figures 3A through 3E show a dual damascene via and wire definition having a barrier layer and steps for deposition of a conductive metal in accordance with a second embodiment of the invention.

Figures 4A through 4E show a dual damascene via and wire definition having a barrier layer and steps for deposition of a conductive metal in accordance with a third embodiment of the present invention.

Figures 5A through 5E show a dual damascene via and wire definition having a barrier layer and steps for deposition of a conductive metal in accordance with a fourth embodiment of the present invention.

Figures 6A through 6E show a dual damascene via and wire definition having a barrier layer and steps for deposition of a conductive metal in accordance with a fifth embodiment of the present invention.

Figure 7 is an integrated processing system configured for sequential metallization in accordance with preferred embodiments of the present invention.

## DETAILED DESCRIPTION OF A PREFERRED EMBODIMENT

The present invention generally provides an in-situ metallization process providing an interconnect in a highly integrated structure which has a reduced interconnect resistance and improved electromigration performance. More particularly, the present invention provides a dual damascene interconnect that incorporates a barrier layer on exposed surfaces of a via and wire definition and two or more deposition techniques to fill the via and wire definition. Preferred deposition techniques can be combined in an integrated processing system, although non-integrated techniques will provide suitable metal interconnects and metal via plugs.

For clarity, the present invention will be described below with reference to copper deposition techniques. However, other metal processes, such as PVD aluminum or Al/Cu,

may be used to accomplish the advantages of the present invention.

Referring to Figure 2A, to form an IC structure 40 in accordance with the present invention, a dielectric layer 42 is formed by conventional techniques over a surface 44 of a conducting layer or conducting region 46 of a patterned layer. The dielectric layer may be as thick as about twice the thickness of a single metallization layer since a dual damascene via and wire definition will be etched therethrough. Any dielectric material, whether presently known or yet to be discovered, may be used and is within the scope of the present invention, including low dielectric materials such as carbon fluorinated SiO<sub>2</sub>, organic polymers, etc. The dielectric layer may be deposited on any suitable deposition enhancing material, but the preferred deposition enhancing materials include conductive metals and doped silicon.

Once deposited, the dielectric layer is etched to form a dual damascene via and wire definition, wherein the via 48 connects the lower conducting region 46 to a trench 50 which forms a wire or interconnect when filled. The via will typically have a high aspect ratio with steep sidewalls 52. Etching of the dielectric layer 42 may be accomplished with any dielectric etching process, including plasma etching. Specific techniques for etching silicon dioxide and organic materials may include such compounds as buffered hydrofluoric acid and acetone or EKC, respectively. However, patterning may be accomplished using any method known in the art.

Referring to Figure 2B, a barrier layer 54 is deposited on exposed surfaces including surfaces within the via 48 and wire 50 definitions. According to the present invention, preferred barrier/wetting layers include such layers as a refractory (such as tungsten (W), tungsten nitride (WN), niobium (Nb), aluminum silicates, etc.), tantalum (Ta), tantalum nitride (TaN), titanium nitride (TiN), PVD Ti/N<sub>2</sub>-stuffed, a ternary compound (such as TiSiN, WSiN, etc.) or a combination of these layers. Preferred barrier materials include titanium, titanium nitride, titanium silicon nitride, tungsten nitride, tungsten silicon nitride, tantalum, tantalum nitride, tantalum silicon nitride, doped silicon, aluminum, and aluminum oxides. The most preferred barrier/wetting materials are Ta and TaN which typically are provided as a PVD layer having a thickness between about 50 and about 1000 Å. Conversely, a CVD TiN or WN barrier/wetting layer will typically have a thickness between about 100 and about 400 Å. The barrier/wetting layer is deposited to form a substantially continuous cap over the dielectric layer and may be treated with nitrogen. Alternatively, exposed surfaces of silicon oxide can be treated with nitrogen to form a Si<sub>x</sub>O<sub>y</sub>N<sub>z</sub> layer that is effective as a barrier layer

for copper.

A combination of barrier/wetting layers can be produced by altering process gas flows to provide better adhesion to CVD Cu. For example, CVD deposition of WN by reaction of WF<sub>6</sub>, N<sub>2</sub>, H<sub>2</sub>, and SiH<sub>4</sub> provides excellent adhesion to the dielectric layer. Shutting off the 5 nitrogen flow during deposition results in a final barrier/wetting layer of CVD W which adheres to the CVD WN layer and the subsequent CVD Cu layer. Similarly, a TaN layer can be combined with a Ta layer or a TiN layer can be combined with a Ti layer by shutting off nitrogen flow. The combined layers improve adhesion to CVD Cu which provides better texture to the material deposited in the via or trench. Alternatively, WN, TaN, or TiN 10 barrier/wetting layers can be pre-treated with H<sub>2</sub>, Ar, or He plasma to nucleate the CVD Cu layer and provide better adhesion.

### **CVD/PVD Fill**

In one embodiment 40 of the invention, as further shown in Figures 2C-2E, a method 15 is provided for forming dual damascene plugs and interconnects having lower resistivity and greater electromigration resistance. The sub-half micron via is filled without voids by conformal CVD Cu and the trench is then filled with PVD Cu which preferably includes tin as a dopant. After deposition, the dopant migrates into the CVD Cu layer to improve electromigration resistance. The wires are completed by planarizing the structure.

20 Referring to Figure 2C, a cross-sectional diagram of the dual damascene via and wire definition having the conformal barrier layer 54, includes a conformal CVD Cu layer 55 which is uniformly deposited on field regions 56 and sidewalls 58 until the via is completely filled by a copper plug 60.

25 Referring to Figure 2D, a copper layer 62 is physical vapor deposited over the CVD Cu layer to fill the wire definition 50. In order to fill the wire definition, it will generally occur that the entire field of the structure will become covered with the PVD Cu.

Referring to Figure 2E, the top portion of the structure 40 is then planarized, 30 preferably by chemical mechanical polishing (CMP)(such as a Mirra™ System available from Applied Materials, Santa Clara, California). During the planarization process, portions of the copper 62, barrier material 54, and dielectric 42 are removed from the top of the structure leaving a fully planar surface with conductive wires 64, 66 formed therein.

**CVD/Anneal/PVD Fill**

In another embodiment 70 of the invention, as shown in Figures 3A-3E, the sub-half micron via is partially filled by the conformal CVD Cu and then annealed to fill the via. The trench is then filled with PVD Cu as previously described. If a trench has a small width, the annealing step may also fill the trench. Trenches may have the same width as the via which connects the trench to an underlying layer. The PVD Cu step may still be used to provide dopants or to provide sufficient film thickness for planarizing the structure.

Figure 3A shows a patterned dielectric having a barrier layer 54 formed thereon similar to that shown in Figure 2B. Referring to Figure 3B, a cross-sectional diagram of the dual damascene via and wire definition having the conformal barrier layer 54, includes a conformal CVD Cu layer 72 which is uniformly deposited on field regions 56 and sidewalls 58 until the via is partially filled leaving a hole 74. Referring to Figure 3C, the CVD Cu layer is then annealed by heating the wafer to a temperature from about 300°C to about 450°C to reflow the copper into the hole 74 and form a copper plug 76.

Referring to Figure 3D, a copper layer 62 is physical vapor deposited over the CVD Cu layer to fill the wire definition 50. In order to fill the wire definition, it will generally occur that the entire field of the structure will become covered with the PVD Cu.

Referring to Figure 3E, the top portion of the structure 70 is then planarized, preferably by chemical mechanical polishing (CMP). During the planarization process, portions of the copper 62, barrier material 54, and dielectric 42 are removed from the top of the structure leaving a fully planar surface with conductive wires 64, 66 formed therein.

**Electroplating/PVD or CVD/PVD Fill**

In another embodiment 80 of the invention as shown in Figures 4A-4E, the sub-half micron via is partially or totally filled by Cu electroplating or by conformal CVD Cu. The trench can then be filled in a non-integrated system with PVD Cu as previously described. When following Cu electroplating, the PVD Cu is preferably doped to improve electromigration. The wires are completed by planarizing the structure.

Figure 4A shows a patterned dielectric having a barrier layer 54 formed thereon similar to that shown in Figure 2B. Referring to Figure 4B, a cross-sectional diagram of the dual damascene via and wire definition having the conformal barrier layer 54, includes a conformal Cu electroplating layer 82 which is uniformly deposited on field regions 56 and

sidewalls 58 until the via is partially filled leaving a hole 84. Referring to Figure 4C, the Cu electroplating layer is then annealed by heating the wafer to a temperature from about 300°C to about 450°C to reflow the copper into the hole 84 and form a copper plug 86.

Referring to Figure 4D, a copper layer 62 is physical vapor deposited over the Cu electroplating layer to fill the wire definition 50. In order to fill the wire definition, it will generally occur that the entire field of the structure will become covered with the PVD Cu.

Referring to Figure 4E, the top portion of the structure 80 is then planarized, preferably by chemical mechanical polishing (CMP). During the planarization process, portions of the copper 62, barrier material 54, and dielectric 42 are removed from the top of the structure leaving a fully planar surface with conductive wires 64, 66 formed therein.

#### CVD/Anneal/Electroplating

In another embodiment 90 of the invention as shown in Figures 5A-5E, the sub-half micron via is partially filled by conformal CVD Cu and then annealed by heating the wafer to a temperature from about 300°C to about 400°C to smooth the surfaces of the copper layer. The via and trench can then be filled in a non-integrated system with Cu electroplating.

Figure 5A shows a patterned dielectric having a barrier layer 54 formed thereon similar to that shown in Figure 2B. Referring to Figure 5B, a cross-sectional diagram of the dual damascene via and wire definition having the conformal barrier layer 54, includes a conformal CVD Cu layer 92 which is uniformly deposited on field regions 56 and sidewalls 58 until the via is partially filled leaving a hole 94. Referring to Figure 5C, the CVD Cu layer 92 is then annealed to smooth the copper layer without filling the hole 94.

Referring to Figure 5D, a copper layer 62 is deposited by electroplating to fill the via and wire definition forming a copper plug 96. In order to fill the wire definition, it will generally occur that the entire field of the structure will become covered with the copper.

Referring to Figure 5E, the top portion of the structure 90 is then planarized, preferably by chemical mechanical polishing (CMP). During the planarization process, portions of the copper 62, barrier material 54, and dielectric 42 are removed from the top of the structure leaving a fully planar surface with conductive wires 64, 66 formed therein.

**CVD/Anneal/CVD/Anneal Fill**

In another embodiment 100 of the invention, as shown in Figures 6A-6E, the sub-half micron via is partially filled by conformal CVD Cu and then annealed to fill the via. The trench is then filled with CVD Cu and then annealing as described for the via. Wires are 5 formed by planarizing the structure.

Figure 6A shows a patterned dielectric having a barrier layer 54 formed thereon similar to that shown in Figure 2B. Referring to Figure 6B, a cross-sectional diagram of the dual damascene via and wire definition having the conformal barrier layer 54, includes a conformal CVD Cu layer 102 which is uniformly deposited on field regions 56 and sidewalls 10 58 until the via is partially filled leaving a hole 104. Referring to Figure 6C, the CVD Cu layer is then annealed by heating the wafer to a temperature from about 300°C to about 450°C to reflow the copper into the hole 104 and form a copper plug 106. A second conformal CVD Cu layer 108 is then uniformly deposited on the annealed CVD layer until 15 the trenches are partially filled leaving a hole 110. Referring to Figure 6D, the second CVD Cu layer 108 is then annealed by heating the wafer to a temperature from about 300°C to about 450°C to reflow the copper into the trench hole 110 and form a copper wire 112. Referring to Figure 6E, the copper wires 112 are completed by planarization as previously described.

20 **Integrated Processing System**

Referring now to Figure 7, a schematic diagram of an integrated processing system 160 having both PVD and CVD chambers thereon in which the above described integrated processes can be implemented is shown. Typically, substrates are introduced and withdrawn 25 from the processing system 160 through a cassette loadlock 162. A robot 164 having a blade 167 is located within the processing system 160 to move the substrates through the system 160. One robot 164 is typically positioned in a buffer chamber 168 to transfer substrates between the cassette loadlock 162, degas wafer orientation chamber 170, preclean chamber 172, PVD TiN chamber 174 and cooldown chamber 176. A second robot 178 is located in transfer chamber 180 to transfer substrates to and from the cooldown chamber 176, coherent 30 Ti chamber 182, CVD TiN chamber 184, CVD Cu chamber 186 and PVD IMP Cu processing chamber 188. The transfer chamber 180 in the integrated system is preferably maintained at low pressure or high vacuum in the range of  $10^{-3}$  to  $10^{-8}$  torr. This specific

configuration of the chambers in Figure 6 comprise an integrated processing system capable of both CVD and PVD processes in a single cluster tool. This particular chamber configuration or arrangement is merely illustrative and more configurations of PVD and CVD processes are contemplated by the present invention.

5        Typically, a substrate processed in the processing system 160 is passed from the cassette loadlock 162 to the buffer chamber 168 where the robot 164 first moves the substrate into a degas chamber 170. The substrate is then transferred into preclean chamber 172, PVD TiN chamber 174, and then into a cooldown chamber 176. From the cooldown chamber 176, the robot 178 typically moves the substrate into and between one or more processing chambers before returning the substrate back to the cooldown chamber 176. It is anticipated that the substrate may be processed or cooled in one or more chambers any number of times in any order to accomplish fabrication of a desired structure on the substrate. The substrate is removed from the processing system 160, following processing, through the buffer chamber 168 and then to the loadlock 162. A microprocessor controller 190 controls 10      15      the sequence and formation of the layers on the substrates.

In accordance with the present invention, the processing system 160 passes a substrate through loadlock 162 into de-gas chamber 170 wherein the substrate is introduced to outgas contaminants. A substrate is then moved into a pre-clean chamber 172 where the surface of the substrate is cleaned to remove any contaminants thereon. The substrate is then processed 20      in a CVD-TiN chamber 175 to deposit a barrier layer on the dielectric layer. The robot 178 then transfers the substrate to a CVD Cu 174. The substrate receives two or more layers of the metal to form the metal plug and interconnect. Annealing can occur in any heated chamber. After the metal layer is fully deposited, the substrate is sent to a planarization unit.

A staged-vacuum wafer processing system is disclosed in United States Patent No. 25      5,186,718, entitled "Staged-Vacuum Wafer Processing System and Method," Tepman et al., issued on February 16, 1993, which is hereby incorporated herein by reference. This system has been modified to accommodate a CVD chamber thereon.

A CVD Cu layer may be deposited using by any known CVD Cu process or precursor 30      gas, including copper<sup>+2</sup>(hfac)<sub>2</sub> and Cu<sup>+2</sup>(fod)<sub>2</sub> (fod being an abbreviation for heptafluoro dimethyl octanediene), but a preferred process uses the volatile liquid complex copper+1hfac, TMVS (hfac being an abbreviation for the hexafluoro acetylacetone anion and TMVS being an abbreviation for trimethylvinylsilane) with argon as the carrier gas. Because this complex

is a liquid under ambient conditions, it can be utilized in standard CVD bubbler precursor delivery systems currently used in semiconductor fabrication. Both TMVS and copper<sup>+2</sup>(hfac)<sub>2</sub> are volatile byproducts of the deposition reaction that are exhausted from the chamber. The deposition reaction is believed to proceed according to the following 5 mechanism, in which (s) denotes interaction with a surface and (g) denotes the gas phase.



15 In step 1, the complex is adsorbed from the gas phase onto a metallic surface. In step 2, the coordinated olefin (TMVS in this specific case) dissociates from the complex as a free gas leaving behind Cu<sup>+1</sup>hfac as an unstable compound. In step 3, the Cu<sup>+1</sup>hfac disassociates to yield copper metal and volatile Cu<sup>+2</sup>(hfac)<sub>2</sub>. The disassociation at CVD temperatures appears to be most strongly catalyzed by metallic or electrically conducting surfaces. In an alternative reaction, the organometallic copper complex can be reduced by hydrogen to yield metallic copper.

20 The volatile liquid complex, Cu<sup>+1</sup>hfac, TMVS, can be used to deposit Cu through either a thermal or plasma based process, with the thermal based process being most preferred. The substrate temperature for the plasma enhanced process is preferably between about 100 and about 400°C, while that for the thermal process is between about 50 and about 300°C, most preferably about 170°C. Following either of these processes, a CVD Cu wetting layer may be provided over a nucleation layer. Alternatively, electroplated copper 25 may be used in combination with or in replacement of the CVD Cu wetting layer.

30 Following deposition of a CVD Cu layer, the substrate is then sent to a PVD Cu chamber to deposit PVD Cu below the melting point temperature of the CVD Cu and PVD Cu. Where the soft metal is copper, it is preferred that the PVD Cu be deposited at a wafer temperature below about 550°C, preferably below about 400°C. The copper layers start to flow during the PVD deposition process at above 200°C, with the tantalum barrier/wetting layer remaining firmly in place as a solid metal layer. Because tantalum has good wetting

with copper, the CVD Cu is prevented from dewetting the tantalum at about 400°C and, therefore, wafer temperatures above the melting point of aluminum (>660°C), as taught by the prior art CVD process, are not required. Therefore, the application of a thin tantalum layer enables planarization of the copper to be achieved at temperatures far below the melting  
5 point of the copper.

For each aspect of the invention, deposited Cu layers may be annealed with H<sub>2</sub> to make the layer more resistant to formation of CuO.

Copper electroplating is much less costly than PVD or CVD processes, but can not be performed in the integrated processing system. Fortunately, exposure of the substrate to air  
10 when transferring between different process equipment has not formed a noticeable interface in the metal layer. Targets of copper containing from about 0.5 wt% to about 2 wt% Sn can be vapor deposited, or electroplated using a dual e-gun system, under a vacuum of 10<sup>-7</sup> Torr and a substrate temperature of 150EC.

While the foregoing is directed to the preferred embodiment of the present invention,  
15 other and further embodiments of the invention may be devised without departing from the basic scope thereof. The scope of the invention is determined by the claims which follow.

**WHAT IS CLAIMED IS:**

- 1 1. A method of forming a dual damascene interconnect in a dielectric layer having a dual  
2 damascene via and wire definition, comprising the steps of:
  - 3 a) depositing a barrier layer on exposed surfaces of the dielectric layer;
  - 4 b) depositing a conductive metal on the barrier layer using a first deposition  
5 method, an annealing step, and a second deposition method to fill the damascene via and wire  
6 definition; and
  - 7 c) planarizing the conductive metal and barrier layers.
- 1 2. The method of claim 1, wherein the conductive metal is copper or doped copper.
- 1 3. The method of claim 1, wherein the conductive metal is selected from the group  
2 consisting of copper, aluminum, doped copper, doped aluminum, and mixtures thereof.
- 1 4. The method of claim 1, wherein the conductive metal is annealed prior to filling the  
2 damascene wire definition.
- 1 5. The method of claim 1, wherein steps (a) and (b) are performed in an integrated  
2 processing system.
- 1 6. The method of claim 1, wherein the step of planarizing is performed by chemical  
2 mechanical polishing.
- 1 7. The method of claim 1, wherein the barrier layer comprises a material selected from  
2 the group consisting of titanium, titanium nitride, titanium silicon nitride, tungsten nitride,  
3 tungsten silicon nitride, tantalum, tantalum nitride, tantalum silicon nitride, doped silicon,  
4 aluminum, and aluminum oxides.
- 1 8. A method of forming a dual damascene interconnect in a dielectric layer having a dual  
2 damascene via and wire definition, comprising the steps of:
  - 3 a) depositing a barrier layer on exposed surfaces of the dielectric layer;

4           b)    chemical vapor depositing a conductive metal on the barrier layer to fill the  
5 via definition; and  
6           c)    physical vapor depositing the conductive metal to fill the wire definition; and  
7           d)    planarizing the conductive metal, barrier layer, and dielectric layers to define a  
8 conductive wire.

1   9.    The method of claim 8, wherein the conductive metal is copper or doped copper.

1   10.   The method of claim 8, wherein the conductive metal is selected from the group  
2 consisting of copper, aluminum, and mixtures thereof.

1   11.   The method of claim 8, wherein steps (a) through (d) are performed in an integrated  
2 processing system.

1   12.   The method of claim 8, wherein the barrier layer comprises a material selected from  
2 the group consisting of titanium, titanium nitride, titanium silicon nitride, tungsten nitride,  
3 tungsten silicon nitride, tantalum, tantalum nitride, tantalum silicon nitride, doped silicon,  
4 aluminum, and aluminum oxides.

1   13.   The method of claim 8, further comprising the step of annealing the conductive metal  
2 after the chemical vapor depositing and prior to the physical vapor depositing.

1   14.   A method of forming a dual damascene interconnect in a dielectric layer having a dual  
2 damascene via and wire definition, comprising the steps of:

3           a)    depositing a barrier layer on exposed surfaces of the dielectric layer;  
4           b)    chemical vapor depositing a conductive metal on the barrier layer;  
5           c)    annealing the conductive metal to fill the via definition;  
6           d)    physical vapor depositing the conductive metal to fill the wire definition; and  
7           e)    planarizing the conductive metal, barrier layer, and dielectric layers to define a  
8 conductive wire.

1   15.   The method of claim 14, wherein the step of planarizing is performed by chemical

2 mechanical polishing.

1 16. The method of claim 14, wherein the barrier layer comprises a material selected from  
2 the group consisting of titanium, titanium nitride, titanium silicon nitride, tungsten nitride,  
3 tungsten silicon nitride, tantalum, tantalum nitride, tantalum silicon nitride, doped silicon,  
4 aluminum, and aluminum oxides.

1 17. The method of claim 14, wherein the conductive material is copper or doped copper.

1 18. A method of forming a dual damascene interconnect in a dielectric layer having a dual  
2 damascene via and wire definition, comprising the steps of:

- 3 a) depositing a barrier layer on exposed surfaces of the dielectric layer;
- 4 b) electroplating a conductive metal on the barrier layer to fill the via definition;
- 5 and
- 6 c) physical vapor depositing the conductive metal to fill the wire definition; and
- 7 d) planarizing the conductive metal and the barrier layer.

1 19. The method of claim 18, wherein the conductive material deposited by physical vapor  
2 deposition comprises dopants.

1 20. The method of claim 19, wherein the conductive material deposited by physical vapor  
2 deposition is annealed.

1 21. The method of claim 18, wherein the barrier layer comprises a metal selected from the  
2 group consisting of titanium, titanium nitride, titanium silicon nitride, tungsten nitride,  
3 tungsten silicon nitride, tantalum, tantalum nitride, tantalum silicon nitride, doped silicon,  
4 aluminum, and aluminum oxides.

1 22. A method of forming a dual damascene interconnect in a dielectric layer having a dual  
2 damascene via and wire definition, comprising the steps of:

- 3 a) depositing a barrier layer on exposed surfaces of the dielectric layer;
- 4 b) electroplating a conductive material on the barrier layer;

- 5       c)    annealing the conductive material;
- 6       d)    physical vapor depositing a conductive material to fill the via and wire
- 7   definition; and
- 8       e)    planarizing the conductive metal and barrier layers.

1   23.   The method of claim 22, wherein the physical vapor deposited conductive material is  
2   copper or doped copper.

1   24.   The method of claim 23, wherein the barrier layer comprises a material selected from  
2   the group consisting of titanium, titanium nitride, titanium silicon nitride, tungsten nitride,  
3   tungsten silicon nitride, tantalum, tantalum nitride, tantalum silicon nitride, doped silicon,  
4   aluminum, and aluminum oxides.

1   25.   A method of forming a dual damascene interconnect in a dielectric layer having a dual  
2   damascene via and wire definition, comprising the steps of:

- 3       a)    depositing a barrier layer on exposed surfaces of the dielectric layer;
- 4       b)    chemical vapor depositing a conductive metal on the barrier layer;
- 5       c)    electroplating the conductive metal to fill the via and wire definition;
- 6       e)    planarizing the conductive metal and the barrier layer.

1   26.   The method of claim 25, wherein the conductive material is copper or doped copper.

1   27.   The method of claim 25, wherein the barrier layer comprises a material selected from  
2   the group consisting of titanium, titanium nitride, titanium silicon nitride, tungsten nitride,  
3   tungsten silicon nitride, tantalum, tantalum nitride, tantalum silicon nitride, doped silicon,  
4   aluminum, and aluminum oxides.

1   28.   A method of forming a dual damascene interconnect in a dielectric layer having a dual  
2   damascene via and wire definition, comprising the steps of:

- 3       a)    depositing a barrier layer on exposed surfaces of the dielectric layer;
- 4       b)    chemical vapor depositing a conductive metal on the barrier layer;
- 5       c)    annealing the conductive metal to fill the via definition;

- 6           d)     chemical vapor depositing the conductive metal on the annealed conductive
- 7     metal; and
- 8           e)     annealing the conductive metal to fill the wire definition;
- 9           f)     planarizing the conductive metal and , barrier layer, and dielectric layers to
- 10    define a conductive wire.

1    29.    The method of claim 28, wherein the step of planarizing is performed by chemical  
2    mechanical polishing.

1    30.    The method of claim 28, wherein the barrier layer comprises a material selected from  
2    the group consisting of titanium, titanium nitride, titanium silicon nitride, tungsten nitride,  
3    tungsten silicon nitride, tantalum, tantalum nitride, tantalum silicon nitride, doped silicon,  
4    aluminum, and aluminum oxides.

1 / 7

**FIG. 1A**  
(PRIOR ART)



**FIG. 1B**  
(PRIOR ART)



**FIG. 1C**  
(PRIOR ART)



**FIG. 1D**  
(PRIOR ART)



**FIG. 1E**  
(PRIOR ART)



2 / 7

**FIG. 2A****FIG. 2B****FIG. 2C****FIG. 2D****FIG. 2E**

3 / 7

**FIG. 3A****FIG. 3B****FIG. 3C****FIG. 3D****FIG. 3E**

**FIG. 4A****FIG. 4B****FIG. 4C****FIG. 4D****FIG. 4E**

5 / 7

**FIG. 5A****FIG. 5B****FIG. 5C****FIG. 5D****FIG. 5E**

6 / 7

**FIG. 6A****FIG. 6B****FIG. 6C****FIG. 6D****FIG. 6E**

**FIG. 7**

# INTERNATIONAL SEARCH REPORT

International Application No

PCT/US 98/17010

**A. CLASSIFICATION OF SUBJECT MATTER**  
IPC 6 H01L21/768

According to International Patent Classification(IPC) or to both national classification and IPC

**B. FIELDS SEARCHED**

Minimum documentation searched (classification system followed by classification symbols)  
IPC 6 H01L

Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched

Electronic data base consulted during the international search (name of data base and, where practical, search terms used)

**C. DOCUMENTS CONSIDERED TO BE RELEVANT**

| Category | Citation of document, with indication, where appropriate, of the relevant passages                                                                                                                                                                                                                                                                                                                     | Relevant to claim No.                              |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| A        | PATENT ABSTRACTS OF JAPAN<br>vol. 096, no. 011, 29 November 1996<br>& JP 08 181141 A (YAMAHA CORP),<br>12 July 1996<br>see abstract<br>---<br>EP 0 558 004 A (SIEMENS AG;IBM (US))<br>1 September 1993<br>see column 9, line 1 - line 39<br>see column 10, line 10 - line 47<br>see figure 8A; example 8E<br>---<br>EP 0 776 037 A (APPLIED MATERIALS INC)<br>28 May 1997<br>see claim 1<br>---<br>-/- | 1,6,8,<br>14,15<br>1-3,6,7<br>1,3,7,8,<br>10,12,14 |
| A        |                                                                                                                                                                                                                                                                                                                                                                                                        |                                                    |

Further documents are listed in the continuation of box C.

Patent family members are listed in annex.

<sup>°</sup> Special categories of cited documents :

"A" document defining the general state of the art which is not considered to be of particular relevance  
"E" earlier document but published on or after the international filing date  
"L" document which may throw doubts on priority claim(s) or which is cited to establish the publication date of another citation or other special reason (as specified)  
"O" document referring to an oral disclosure, use, exhibition or other means  
"P" document published prior to the international filing date but later than the priority date claimed

"T" later document published after the international filing date or priority date and not in conflict with the application but cited to understand the principle or theory underlying the invention

"X" document of particular relevance; the claimed invention cannot be considered novel or cannot be considered to involve an inventive step when the document is taken alone

"Y" document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document is combined with one or more other such documents, such combination being obvious to a person skilled in the art.

"&" document member of the same patent family

Date of the actual completion of the international search

30 October 1998

Date of mailing of the international search report

05/11/1998

Name and mailing address of the ISA

European Patent Office, P.B. 5818 Patentlaan 2  
NL - 2280 HV Rijswijk  
Tel: (+31-70) 340-2040, Tx. 31 651 epo nl,  
Fax: (+31-70) 340-3016

Authorized officer

Schuermans, N

**INTERNATIONAL SEARCH REPORT**In .tional Application No  
PCT/US 98/17010**C.(Continuation) DOCUMENTS CONSIDERED TO BE RELEVANT**

| Category | Citation of document, with indication, where appropriate, of the relevant passages                             | Relevant to claim No. |
|----------|----------------------------------------------------------------------------------------------------------------|-----------------------|
| P,A      | WO 98 27585 A (DELIGIANNI HARIKLIA<br>;DUKOVIC JOHN OWEN (US); HU CHAO KUN (US);<br>IBM) 25 June 1998<br>----- |                       |

# INTERNATIONAL SEARCH REPORT

## Information on patent family members

International Application No

PCT/US 98/17010

| Patent document cited in search report | Publication date | Patent family member(s) |          |      | Publication date |
|----------------------------------------|------------------|-------------------------|----------|------|------------------|
| EP 0558004                             | A 01-09-1993     | US                      | 5262354  | A    | 16-11-1993       |
|                                        |                  | AT                      | 159615   | T    | 15-11-1997       |
|                                        |                  | CN                      | 1076547  | A, B | 22-09-1993       |
|                                        |                  | DE                      | 69314679 | D    | 27-11-1997       |
|                                        |                  | DE                      | 69314679 | T    | 02-04-1998       |
|                                        |                  | JP                      | 6084826  | A    | 25-03-1994       |
|                                        |                  | KR                      | 9706973  | B    | 01-05-1997       |
| EP 0776037                             | A 28-05-1997     | JP                      | 9172085  | A    | 30-06-1997       |
| WO 9827585                             | A 25-06-1998     | AU                      | 1330897  | A    | 15-07-1998       |