## (19) World Intellectual Property Organization International Bureau





### (43) International Publication Date 3 January 2002 (03.01.2002)

## **PCT**

# (10) International Publication Number WO 02/01246 A2

(51) International Patent Classification<sup>7</sup>: G01S 13/02, H04B 14/02

(21) International Application Number: PCT/US01/19599

**(22) International Filing Date:** 20 June 2001 (20.06.2001)

(25) Filing Language: English

(26) Publication Language: English

(30) Priority Data:

09/602,291 23 June 2000 (23.06.2000) US

(71) Applicant: MICROCHIP TECHNOLOGY INCOR-PORATED [US/US]; 2355 West Chandler Boulevard, Chandler, AZ 85224-6199 (US).

(72) Inventors: ALEXANDER, Samuel, E.; 2744 East Silverwood Drive, Phoenix, AZ 85048 (US). LOYER, Stephen, R.; 721 W. Del Rio Street, Gilbert, AZ 85233 (US).

- (74) Agent: CHICHESTER, Ronald, L.; Baker Botts L.L.P., One Shell Plaza, 910 Louisiana, Houston, TX 77002-4995 (US).
- (81) Designated States (national): AE, AG, AL, AM, AT, AU, AZ, BA, BB, BG, BR, BY, BZ, CA, CH, CN, CO, CR, CU, CZ, DE, DK, DM, DZ, EE, ES, FI, GB, GD, GE, GH, GM, HR, HU, ID, IL, IN, IS, JP, KE, KG, KP, KR, KZ, LC, LK, LR, LS, LT, LU, LV, MA, MD, MG, MK, MN, MW, MX, MZ, NO, NZ, PL, PT, RO, RU, SD, SE, SG, SI, SK, SL, TJ, TM, TR, TT, TZ, UA, UG, UZ, VN, YU, ZA, ZW.
- (84) Designated States (regional): ARIPO patent (GH, GM, KE, LS, MW, MZ, SD, SL, SZ, TZ, UG, ZW), Eurasian patent (AM, AZ, BY, KG, KZ, MD, RU, TJ, TM), European patent (AT, BE, CH, CY, DE, DK, ES, FI, FR, GB, GR, IE, IT, LU, MC, NL, PT, SE, TR), OAPI patent (BF, BJ, CF, CG, CI, CM, GA, GN, GW, ML, MR, NE, SN, TD, TG).

#### **Declarations under Rule 4.17:**

 as to applicant's entitlement to apply for and be granted a patent (Rule 4.17(ii)) for the following designations AE, AG, AL, AM, AT, AU, AZ, BA, BB, BG, BR, BY, BZ, CA, CH,

[Continued on next page]

**(54) Title:** METHOD, SYSTEM AND APPARATUS FOR CALIBRATING A PULSE POSITION MODULATION (PPM) DECODER TO A PPM SIGNAL



(57) Abstract: A radio frequency identification (RFID) tag device having a pulse position modulation (PPM) decoder circuit which calculates a relative frequency relationship between an internal oscillator of the RFID tag device and an external PPM source such as a RFID tag reader. The PPM decoder circuit is calibrated to the difference between the external PPM frequency source (i.e., RFID tag reader) and the internal clock-oscillator of the RFID tag device, which is performed in a single measurement during one calibration symbol period.



02/01246 A2



CN, CO, CR, CU, CZ, DE, DK, DM, DZ, EE, ES, FI, GB, GD, GE, GH, GM, HR, HU, ID, IL, IN, IS, JP, KE, KG, KP, KR, KZ, LC, LK, LR, LS, LT, LU, LV, MA, MD, MG, MK, MN, MW, MX, MZ, NO, NZ, PL, PT, RO, RU, SD, SE, SG, SI, SK, SL, TJ, TM, TR, TT, TZ, UA, UG, UZ, VN, YU, ZA, ZW, ARIPO patent (GH, GM, KE, LS, MW, MZ, SD, SL, SZ, TZ, UG, ZW), Eurasian patent (AM, AZ, BY, KG, KZ, MD, RU, TJ, TM), European patent (AT, BE, CH, CY, DE, DK, ES, FI, FR, GB, GR, IE, IT, LU, MC, NL, PT, SE, TR), OAPI patent (BF, BJ, CF, CG, CI, CM, GA, GN, GW, ML, MR, NE, SN, TD, TG)

— as to the applicant's entitlement to claim the priority of the earlier application (Rule 4.17(iii)) for the following designations AE, AG, AL, AM, AT, AU, AZ, BA, BB, BG, BR, BY, BZ, CA, CH, CN, CO, CR, CU, CZ, DE, DK, DM, DZ, EE, ES, FI, GB, GD, GE, GH, GM, HR, HU, ID, IL, IN, IS, JP, KE, KG, KP, KR, KZ, LC, LK, LR, LS, LT, LU, LV, MA, MD,

MG, MK, MN, MW, MX, MZ, NO, NZ, PL, PT, RO, RU, SD, SE, SG, SI, SK, SL, TJ, TM, TR, TT, TZ, UA, UG, UZ, VN, YU, ZA, ZW, ARIPO patent (GH, GM, KE, LS, MW, MZ, SD, SL, SZ, TZ, UG, ZW), Eurasian patent (AM, AZ, BY, KG, KZ, MD, RU, TJ, TM), European patent (AT, BE, CH, CY, DE, DK, ES, FI, FR, GB, GR, IE, IT, LU, MC, NL, PT, SE, TR), OAPI patent (BF, BJ, CF, CG, CI, CM, GA, GN, GW, ML, MR, NE, SN, TD, TG)

#### Published:

 without international search report and to be republished upon receipt of that report

For two-letter codes and other abbreviations, refer to the "Guidance Notes on Codes and Abbreviations" appearing at the beginning of each regular issue of the PCT Gazette.

# METHOD, SYSTEM AND APPARATUS FOR CALIBRATING A PULSE POSITION MODULATION (PPM) DECODER TO A PPM SIGNAL

This invention relates generally to radio frequency identification (RFID) tag devices, and more particularly, to a radio frequency identification tag device which calibrates its decoder timing from a received pulse position modulation (PPM) signal within one calibration symbol time.

5

10

15

20

25

30

Radio frequency identification (RFID) tag devices may be used in managing inventory, automatic identification of cars on toll roads, security systems, electronic access cards, keyless entry and the like. RFID tag devices will work under more hostile environmental conditions than bar code labels since the RFID tag device may be read through paint, water, dirt, dust, human bodies, concrete, or through the tagged item itself. RFID tag devices are used in conjunction with a radio frequency tag reader (interrogator) which generates a continuous wave (CW) radio frequency (RF) or electromagnetic carrier that activates the RFID tag device at close range. The RFID tag device is passive and may have no internal power sources, rather it uses some of the power in the CW RF or electromagnetic carrier of the RFID tag reader to power internal circuits that read a stored internal digital code and cause the RFID tag device to signal its stored internal digital code to the RFID tag reader.

The RFID tag device modifies the amplitude of the CW carrier of the RFID tag reader by tuning and detuning a resonant circuit tuned to the CW carrier. The RFID tag device comprises, for example, a parallel resonant circuit or antenna tuned to the frequency of the CW radio frequency or electromagnetic carrier, an RF to direct current (DC) converter, a circuit for tuning and detuning the parallel resonant circuit/antenna, logic which stores the internal digital code, logic which reads the internal digital code and causes the circuit for tuning and detuning the parallel resonant circuit/antenna to operate in co-operation with the internally stored digital code.

An excellent application for RFID tag devices is item level tagging such as retail and inventory management where a large number of RFID tags may be read and written in the same reader field. Read-write memory is incorporated in the RFID tag device and

may be allocated for device operation (program) and user data such as for example, but not limited to, inventory number, product expiration date, weight, product description, etc. The RFID tag device may have, for example, two operational modes: 1) "tag talks first" and 2) "reader talks first" modes. The "tag talks first" mode is when the RFID tag device transmits its data as soon as it is energized by the RFID tag reader. The "reader talks first" mode is when the RFID tag device does not transmit unless being commanded to do so by the RFID tag reader.

5

10

15

20

25

30

The RFID tag reader sends command signals to the RFID tag device by modulating its RF or electromagnetic carrier signal. These command signals may be represented by appropriately timed gap pulses using, for example, Pulse Position Modulation (PPM) of the RF or electromagnetic carrier signal. PPM is a digital transmission scheme whereby data is represented by the temporal location of a pulse or pulses within a time window known as a symbol frame.

It is desirable for power and space considerations of the RFID tag device to utilize an onboard oscillator for supplying the clock timing required for decoding the PPM transmission symbols. The frequency of the internal oscillator of the RFID tag device, however, may vary as much as plus or minus 25 percent because of changes in the semiconductor fabrication process, operating voltage and/or temperature. This much variation in the RFID tag device's internal oscillator clock frequency would make accurate decoding of the PPM transmission impossible if left uncorrected.

Known methods of matching the RFID tag device internal clock oscillator frequency to the external PPM frequency involves adjusting the internal clock oscillator frequency and requires several cycles of calibration symbols to accurately lock the internal clock oscillator to the PPM frequency transmitted by the RFID tag reader. A phase locked loop has been used to adjust the internal clock oscillator frequency in this manner. U.S. Patent Nos. 4,648,133 and 5,354,319 disclose phase locked loops for controlling the frequency of the PPM decoder clock oscillator so as to lock to the external PPM signal. U.S. Patent No. RE. 31,254 discloses calculating an error component between a local oscillator and an external frequency source with a software program algorithm running on a microprocessor.

10

15

20

25

Therefore, what is needed is a simpler, faster and more effective way of calculating the relative frequency relationship between a PPM receiver/decoder oscillator and an externally transmitted PPM signal, and then calibrating the PPM decoder circuit to the required timing precision for correct PPM decoding within one calibration symbol time.

The invention overcomes the above-identified problems as well as other shortcomings and deficiencies of existing technologies by providing in an RFID tag device a circuit that calculates the relative frequency relationship between an internal oscillator of the RFID tag device and an external PPM source such as a RFID tag reader, and then calibrates the RFID tag device PPM decoder circuit to the required precision for reliable PPM symbol decoding. In the embodiment of the present invention, the PPM decoder is calibrated to the difference between the external PPM frequency source (i.e., RFID tag reader) and the internal clock-oscillator of the RFID tag device, which is preformed in a single measurement during one calibration symbol time.

The RFID tag reader sends the command and acknowledgement signals to the RFID tag device by modulating the continuous wave (CW) carrier signal. The RFID tag reader uses, for example, two classes of encoding signals for modulation. They are (a) 1-of-16 PPM for data transmission, and (b) fast read commands that consist of gap pulse sequences. The gap pulse sequences are controlled by pulse width and time spacing between pulses to encode the command and operating parameters. The RFID tag reader also sends time reference pulses to calibrate the time base of the decoder in the RFID tag device.

The RFID tag reader uses 1 of 16 PPM for control commands such as tag acknowledgement, read a tag block, write a tag block, etc. The 1 of 16 PPM uses the pulse positions in one of sixteen possible time slots as the communication mechanism for sending 4 bit symbols ( $2^4 = 16$ ). All communications begin with a code violating calibration sequence composed of, for example but not limited to, three pulses in pulse positions zero, six and fourteen.

The symbol frame start and end are not explicitly transmitted and are recovered by knowledge of the last symbol received, the count to the next received pulse and counts per pulse width. An equation describing this relationship is:

$$(sym)_n = CBP/CPP - 16 + (sym)_{n-1}$$

where CBP = number of internal oscillator counts between pulses

CPP = number of internal oscillator counts per pulse width  $(\text{sym})_{n-1}$  = previous received symbol  $(\text{sym})_n$  = new symbol received

Initiating synchronization is achieved by recognizing the code violating calibration symbol and determining the "counts per pulse width" (CPP) of the internal oscillator of the RFID tag device. Maintaining synchronization requires the ability to use the new pulse to correct for any accumulated error between the RFID tag device and the transmitted PPM time bases, and to maintain the time base of the RFID tag device time base to sufficient accuracy between the PPM pulses. For a maximum pulse separation of 31 pulse positions, the maximum allowed error is preferably ½ pulse position. This allows a maximum error of one part in 62, or +/- 1.6%.

Timing for detecting (demodulating) these commands from the PPM radio frequency (RF) or electromagnetic transmission is generated by a clock-oscillator internal to the RFID tag device. Communication between the RFID tag reader and RFID tag device takes place asynchronously with respect to the internal oscillator of the RFID tag device. To enhance the detection accuracy in the RFID tag device, the RFID tag reader sends three specifically timed reference pulses followed by the command and programming data signals. The RFID tag device uses the calibration timing pulses to calibrate its timing reference in the PPM decoder. The RFID tag reader transmits the timing pulses at the start of the command. Time periods between the timing pulses may be used to calibrate the RFID tag device's timing for proper PPM decoding. According to the present invention, the RFID tag device measures the time periods between the demodulated time reference pulses, and uses these time periods to calibrate its internal PPM decoder circuit and thus determine the CPP.

5

10

15

20

25

10

15

20

25

30

The PPM decoder of the RFID tag device may be implemented as a state machine. The PPM decoder state machine uses a bit window counter to track the state of the received PPM transmission. On RFID tag device power up, its PPM decoder state machine expects the transmission of a code violating calibration symbol. The format of the calibration symbol generally comprises three modulation pulses at time slots zero, six and fourteen of sixteen possible time slots in a code symbol. Other number of modulation pulses and time slots for a calibration symbol may be used and are contemplated herein.

While the PPM decoder is in its initial state, the bit window counter is reset to 0<sub>16</sub> and kept there until the detection of the first modulation pulse. Once the first modulation pulse of the calibration symbol has been received, a bit down counter is loaded with a reload value, for example 5<sub>16</sub>, and is allowed to count down at the rate of the internal clock. When the bit down counter underflows, the bit window counter is incremented by one and the bit down counter is reloaded with the contents of a reload register. The value stored in the reload register consists of the upper 3 bits of a calibration code register plus a 1 in the most significant bit to make a 4 bit reload word. The initial value stored in the calibration code register is 20<sub>16</sub>. At each underflow of the bit down counter, the bit window counter is incremented by one and the bit down counter is reloaded.

Upon reception of the next modulation pulse, if the bit window counter is in the range of  $5_{16}$  and  $7_{16}$ , the bit window counter is set to  $5_{16}$  and the bit down counter is reloaded with  $5_{16}$ . Operation of the invention proceeds as before with the bit down counter causing the bit window counter to increment on each underflow and the bit down counter being reloaded with the contents of the reload register. During this period the calibration controller will start the calibration counter based on the value stored in the calibration code register, the bit down counter and the bit window counter. The calibration counter counts in the range of  $08_{16}$  to  $2F_{16}$  and increments at the rate of the internal oscillator. If a third modulation pulse occurs within the bit window range of  $C_{16}$  to  $F_{16}$  then it is assumed that this is the calibration symbol. The bit window counter is reset to  $E_{16}$ , the bit down counter is reloaded with  $5_{16}$ , and the calibration code register is loaded with the current value of the calibration counter (from  $08_{16}$  to  $2F_{16}$ ).

PPM symbol reception begins once the bit window counter rolls over to 0<sub>16</sub>. PPM

10

15

20

25

30

uses the bit position within the symbol frame to represent data. The bit window counter is used to decode this symbol value. On every modulation pulse, the bit down counter is loaded with  $5_{16}$ , which is approximately the midpoint of every window for all allowed values found in the calibration code register. At any time, a calibration symbol may occur as long as it is properly framed within a symbol time. A calibration controller starts the calibration counter based on the current calibration code, bit window counter and bit down counter. If the current calibration code is correct, then the reception of the  $3^{rd}$  bit of the calibration symbol will occur when the values in the bit window counter equals  $E_{16}$  and the bit down counter equals  $5_{16}$ , respectively. Under these conditions the value in the calibration counter will always equal the value in the calibration code register. The difference between the old calibration code register value and a new value represents the accumulated error in clock cycles over 8 bits times. For example, if the difference between an old value and the new value of the calibration code register is one then the accumulated calibration error is one count in eight bit periods or  $1/8^{th}$  of a clock per bit period.

This example represents the precision of this embodiment of the present invention. The level of precision that is required is determined by the worst case transmission which is the symbol  $0_{16}$  followed by the symbol  $F_{16}$ . The spacing between a symbol  $0_{16}$  and a symbol  $F_{16}$  is 31 bit window spaces. Therefore the worst case accumulated error at the given precision would be plus or minus  $31/8^{ths}$  or approximately 4 for a total window error of less than 8. For a successful transmission to occur the worst case error must be less than the number of counts in the bit window. It is not possible to produce  $1/8^{th}$  of a count on every symbol without using an oscillator running at eight times the count frequency. Since this would be undesirable in terms of power consumption, the fractional window values are implemented as an average over the entire symbol time. This is implemented by incrementing the reload register value by one, N out of 8 times, where N is the value in the lower 3 bits of the calibration code register.

An advantage of the present invention is calibrating a PPM decoder to a difference between an internal clock-oscillator and a received PPM frequency.

Another advantage is that a single simple oscillator is used that consumes less power than a frequency matching or locking local oscillator such as a phase-locked-loop.

10

15

20

25

30

A feature of the present invention is that a simple low power counter is used to generate a new calibration mode.

The foregoing and other features and advantages of the invention will be apparent from the following, more particular, description of the preferred embodiments of the invention, as illustrated in the accompanying drawings.

Figure 1 is a schematic block diagram of an asynchronous pulse position modulation (PPM) RFID tag system;

Figure 1A is a more detailed schematic block diagram of a PPM decoder of the RFID tag system illustrated in Figure 1;

Figure 2 is a more detailed schematic block diagram of a calibration/reload function of the PPM decoder illustrated in Figure 1A;

Figure 3 is a schematic timing diagram of a PPM calibration symbol;

Figure 3A is a schematic timing diagram of two consecutive data symbols;

Figures 4-9 are schematic flow diagrams representing the operation of the calibration/reload function illustrated in Figure 2;

Figure 10 is a truth table for N of 8 function; and

Figure 11 is a table of values of the bit window counter and bit down counter for which the calibration start function evaluates true for a given current calibration code.

The present invention is an RFID tag device comprising a circuit that calculates the relative frequency relationship between an internal oscillator of the RFID tag device and an external PPM source such as a RFID tag reader, and then calibrates the RFID tag device PPM decoder circuit to the required precision for reliable PPM symbol decoding. In the embodiment of the present invention, the PPM decoder is calibrated to the difference between the external PPM frequency source (i.e., RFID tag reader) and the internal oscillator of the RFID tag device, which is performed in a single measurement during one code violating calibration symbol period (hereinafter calibration symbol period).

Referring now to the drawings, the details of the preferred embodiment of the invention are schematically illustrated. Elements in the drawings that are the same will be represented by the same numbers and/or letters, and similar elements will be represented by the same numbers and/or letters with a different lower case letter suffix.

10

15

20

25

30

Referring to Figure 1, a schematic block diagram of an RFID tag system is illustrated. A transmitter - PPM modulator portion of an RFID tag reader is indicated generally by the numeral 102 and comprises a transmitter 104 and a PPM modulator 106 for modulating the radio frequency (RF) or electromagnetic transmission 108 from the transmitter 104. A receiver-decoder portion of an RFID tag device is indicated generally by the numeral 110 and comprises a PPM modulation detector 114, an internal oscillator 112, a PPM decoder 116, and symbol data 118. It is contemplated and within the scope of the present invention that the RFID tag device 110 may be fabricated on a single semiconductor integrated circuit die (not illustrated) and produced in a number of different integrated circuit packages (not illustrated).

Operationally, commands, data, etc., (hereinafter information) is transferred to the RFID tag device 110 over the transmission 108 from the transmitter 104 which is modulated by the PPM modulator 106. The information is applied to the PPM modulator 106 along with a clock source (not illustrated) that is part of the RFID tag reader 102. This information is received by the PPM modulation detector 114 of the RFID tag device 110, and is decoded by the PPM decoder 116. The PPM decoder 116 uses the internal oscillator 112 for timing functions in the PPM decoding process to produce the symbol data 118. The timing of the internal oscillator 112 must be calibrated with the PPM pulse timing or frequency detected so as to accurately decode the PPM information in the transmission 108. The PPM decoder 116 may be implemented as a state machine or in other ways known to those skilled in the art of digital logic circuits

Referring to Figure 1A, a more detailed schematic block diagram of the PPM decoder 116 in Figure 1 is illustrated. The PPM decoder 116 comprises a synchronizer 120, a PPM decoder state machine 122, a calibration/reload function 124, a bit down counter 126, a bit window counter 128, and a symbol register 130. The synchronizer 120 receives the detected PPM signal from the PPM modulation detector 114. The PPM decoder 116 tracks the state of the transmission 108. On power up and during operation of the RFID tag device 110, the PPM decoder 116 expects the transmission of code violating calibration symbols (see Figure 3). The internal oscillator 112 is used as a clock for the synchronizer 120, the PPM decoder state machine 122, the calibration/reload

10

15

20

25

30

PCT/US01/19599

function 124, the bit down counter 126, and the bit window counter 128. The PPM decoder state machine 122 controls operation of the calibration/reload function 124, the bit down counter 126, and the bit window counter 128. After decoding of the PPM symbol, the symbol data is available at the output of the symbol register 130.

9

Referring now to Figure 2, a schematic functional block diagram of the calibration/reload function 124 portion of the PPM decoder 116 is illustrated. The calibration/reload function 124 comprises a calibration counter controller 210, a calibration counter 212, a calibration code register 208, a reload register 206, an N of 8 function 214, an increment by 1 function 220, a load fixed value 5<sub>16</sub> function 218, and a multiplexer 216. The calibration counter controller 210 receives the detected PPM signal from the PPM modulation detector 114.

Referring to Figure 3, a schematic timing diagram of the format of the code violating calibration symbol is illustrated. The calibration symbol, generally indicated by the numeral 300, comprises three distinct PPM pulses transmitted within one symbol period. The symbol period comprises 16 time slots, and the three pulses are at time slot position 0 for the first pulse 302, position 6 for the second pulse 304, and position 14 for the third pulse 306. Other number of time slots for a symbol period and number and positions for the calibration pulses may be used and are contemplated herein for the present invention. The time scale in Figure 3 is for illustration only and other time scales may be utilized depending on the configurations of the invention.

Referring to Figure 3A, a schematic timing diagram of two consecutive data symbols are illustrated. The first data symbol has a pulse 312 at time slot 0 (symbol "0") and the second data symbol has a pulse 314 at time slot 15 (symbol "F<sub>16</sub>"). First data symbol 0 followed by second data symbol F represent a worst case scenario (maximum time separation between the two symbol pulses) for synchronizing the received PPM symbols and the internal oscillator 112. Pulses 312 and 314 are separated by 31 time slots (1 of 16 PPM). A PPM pulse is recognized on its rising edge as it exceeds a signal detection threshold.

Referring now to Figures 4-9, schematic flow diagrams representing the operation of the PPM decoder 116 are illustrated. In step 402, the PPM decoder 116 is initialized,

10

15

20

25

30

for example during start-up or power-on-reset, by the bit window counter 128 being reset to  $0_{16}$  (0000<sub>b</sub>) in step 404. Step 406 checks for the first PPM pulse 302 and keeps the bit window counter 128 in reset. Once the first PPM pulse 302 has been detected in step 406, the bit down counter 126 is loaded with  $5_{16}$  (0101<sub>b</sub>) in step 408. In step 410, the bit down counter 126 is decremented at each clock pulse of the internal oscillator 112.

Step 411 checks for the second PPM pulse 304, and if there is no PPM pulse 304 then step 412 checks if the bit down counter 126 is at  $0_{16}$  (0000<sub>b</sub>). If the bit down counter 126 is not at  $0_{16}$  (0000<sub>b</sub>) then step 410 continues to decrement the bit down counter 126. If the bit down counter 126 is at  $0_{16}$  (0000<sub>b</sub>) then the steps in subroutine RELOAD\_BDC 900 (see Figure 9) reload the bit down counter 126 with the contents of the reload register 206, and step 414 increments the bit window counter 128. Step 415 checks for overflow of the bit window counter 128, if there is no overflow then step 410 again decrements the bit down counter 126, and if there is overflow then step 404 resets the bit window counter 128 back to  $0_{16}$  (0000<sub>b</sub>)

When step 411 detects the second PPM pulse 304, step 552 checks whether the contents of the bit window counter 128 is from  $5_{16}$  (0101<sub>b</sub>) to  $7_{16}$  (0111<sub>b</sub>). If not, then step 553 checks whether the contents of the bit window counter 128 is from  $1_{16}$  (0001<sub>b</sub>) to  $2_{16}$  (0010<sub>b</sub>). If the contents of the bit window counter 128 is from  $1_{16}$  (0001<sub>b</sub>) to  $2_{16}$  (0010<sub>b</sub>) then step 553a determines that a fast read command decode be used. If the contents of the bit window counter 128 is not from  $1_{16}$  (0001<sub>b</sub>) to  $2_{16}$  (0010<sub>b</sub>) then step 404 resets the bit window counter 128 to  $0_{16}$  (0000<sub>b</sub>). When step 552 determines that the contents of the bit window counter 128 is from  $5_{16}$  (0101<sub>b</sub>) to  $7_{16}$  (0111<sub>b</sub>), then step 554 loads  $6_{16}$  (0110<sub>b</sub>) into the bit window counter 128, and step 560 loads  $5_{16}$  (0101<sub>b</sub>) into the bit down counter 126.

Step 562 decrements the bit down counter 126 at each clock pulse of the internal oscillator 112. Step 564 checks for a third PPM pulse 306, and if the third PPM pulse 306 is detected then step 604 checks whether the contents of the bit window counter 128 is from  $C_{16}$  (1100<sub>b</sub>) to  $F_{16}$  (1111<sub>b</sub>), if not then step 404 resets the bit window counter 128 back to  $O_{16}$  (0000<sub>b</sub>) as described above.

If the third PPM pulse 306 is not detected in step 564 then step 566 checks if the

15

20

25

30

contents of the bit down counter 126 is  $0_{16}$  (0000<sub>b</sub>). If no then step 562 resumes decrementing the bit down counter 126, and if yes then the steps in subroutine RELOAD\_BDC 900 (see Figure 9) reload the bit down counter 126 with the contents of the reload register 206. Step 570 then checks whether the contents of the bit window counter 128 is  $F_{16}$  (1111<sub>b</sub>), if no then step 572 increments the bit window counter 128 and step 562 decrements the bit down counter 126 as described above. When step 570 determines that the contents of the bit window counter 128 is  $F_{16}$  (1111<sub>b</sub>), then step 404 resets the bit window counter 128 to  $0_{16}$  (0000<sub>b</sub>) as described above.

Referring now to Figure 8, Step 802 determines whether a calibration start function is true (see table 2 of Figure 11). When the calibration start function is true, step 804 increments the calibration counter 212 at each clock pulse of the internal oscillator 112. Step 806 determines when the third PPM pulse 306 is detected. If the third PPM pulse 306 is not detected then step 810 determines if the calibration counter 212 is equal to  $2F_{16}$  (0010  $1111_b$ ), and if not, then step 804 increments the calibration counter 212. When step 810 determines that the calibration counter 212 is equal to  $2F_{16}$  (0010  $1111_b$ ) then step 812 stops the calibration counter 212 and returns operation back to step 564 (see Figure 5). When step 806 detects the third PPM pulse 306, then step 808 stops the calibration counter 212 and returns operation back to step 604.

When step 604 determines that the contents of the bit window counter 128 is from  $C_{16}$  (1100<sub>b</sub>) to  $F_{16}$  (1111<sub>b</sub>), then a PPM code violating calibration symbol 300 is recognized in step 606. Then step 608 loads  $E_{16}$  (1110<sub>b</sub>) into the bit window counter 128, step 610 loads  $5_{16}$  (0101<sub>b</sub>) into the bit down counter 126, and step 612 loads the value of the calibration counter 212 into the calibration code register 208. Step 614 decrements the bit down counter at each clock pulse of the internal oscillator 112.

Step 615 checks for another PPM pulse, and if a PPM pulse is detected then step 404 resets the bit window counter 128 back to  $0_{16}$  (0000<sub>b</sub>). If a PPM pulse is not detected in step 615 then step 616 determines whether the contents of the bit down counter 126 is  $0_{16}$  (0000<sub>b</sub>). If no, then step 614 decrements the bit down counter at each clock pulse of the internal oscillator 112. If yes, then the steps in subroutine RELOAD\_BDC 900 (see Figure 9) reload the bit down counter 126 with the contents of the reload register 206. Step

10

15

20

25

30

618 increments the bit window counter 128 and then step 620 checks whether the contents of the bit window counter 128 is  $0_{16}$  (0000<sub>b</sub>). If no then step 614 decrements the bit down counter 126 at each clock pulse of the internal oscillator 112, and step 616 determines whether the contents of the bit down counter is  $0_{16}$  (0000<sub>b</sub>) as described above.

When step 620 determines that the contents of the bit window counter 128 is  $0_{16}$  (0000<sub>b</sub>) then step 622 starts PPM symbol reception. Referring now to Figure 7, step 702 decrements the bit down counter 126 at each clock pulse of the internal oscillator 112. Step 704 checks for a PPM pulse, if a PPM pulse is detected then step 710 loads  $5_{16}$  (01001<sub>b</sub>) into the bit down counter 126 and step 712 decodes the 1 of 16 PPM symbol value with the bit window counter 128.

If no PPM pulse is detected in step 704 then step 706 determines whether the contents of the bit down counter is  $0_{16}$  (0000<sub>b</sub>). If no, step 702 decrements the bit down counter 126 at each clock pulse of the internal oscillator 112 as described above. If yes, then the steps in subroutine RELOAD\_BDC 900 (see Figure 9) reload the bit down counter 126 with the contents of the reload register 206. Then step 708 increments the bit window counter 128 and step 702 decrements the bit down counter 126 at each clock pulse of the internal oscillator 112 as described above.

Referring back to Figure 2, if the current calibration code is correct, then the reception to the  $3^{rd}$  bit of the calibration symbol (modulation pulse 306) will occur when the values in the bit window counter 128 equals  $E_{16}$  and the bit down counter 126 equals  $5_{16}$ , respectively. Under these conditions the value in the calibration counter 212 will always equal the value in the calibration code register 208. The difference between the old value of the calibration code register 208 and a new value represents the accumulated error in clock cycles over 8 bits times. For example, if the difference between the old value and the new value of the calibration code register 208 is one then the accumulated calibration error is one count in 8 bit periods or  $1/8^{th}$  of a clock per bit period.

This example represents the precision of this embodiment of the present invention. The level of precision that is preferred in this embodiment is determined by the worst case transmission, illustrated in Figure 3A, which is the symbol  $0_{16}$  followed by the symbol  $F_{16}$ . The spacing between a symbol  $0_{16}$  and a symbol  $F_{16}$  is 31 bit periods. Therefore the worst

10

15

20

25

30

case accumulated error at the given precision would be plus or minus 31/8<sup>ths</sup> or approximately 4 for a total window error of less than 8. For a successful transmission the worst case error is less than the number of counts in the bit period. However, it is not possible to produce 1/8<sup>th</sup> of a count on every bit period without using an oscillator running at 8x of the count speed. Since this would be undesirable in terms of power consumption, the fractional window values are implemented as an average over the entire symbol time. This is implemented by incrementing the value in the reload register 206 by one, N out of 8 times (represented by the numeral 214), where N is the value in the lower 3 bits of the calibration code register 208.

Referring to Figure 9, subroutine RELOAD\_BDC is generally indicated by the numeral 900. When the subroutine RELOAD\_BDC 900 is called from the steps above, step 902 starts this subroutine and step 904 determines whether the N of 8 function is true. Table 1 of Figure 10 contains the truth table of step 904, according to an embodiment of the invention. When step 904 determines that the N of 8 function is true (Figure 10) then step 906 reloads the bit down counter 126 with the contents of the reload register 206 plus one (see also Figure 2). When the N of 8 function is not true (Figure 10) then step 908 reloads the bit down counter 126 with only the contents of the reload register 206. The step 910 returns back to the aforementioned steps from the steps of subroutine RELOAD BDC 900.

Referring now to Figure 11, the values of the bit window counter 128 (BWC<sub>16</sub>) and the bit down counter 126 (BDC<sub>16</sub>) for which the calibration start function evaluates true for a given current calibration code is illustrated in Table 2.

The invention, therefore, is well adapted to carry out the objects and attain the ends and advantages mentioned, as well as others inherent therein. While the invention has been depicted, described, and is defined by reference to particular preferred embodiments of the invention, such references do not imply a limitation on the invention, and no such limitation is to be inferred. The invention is capable of considerable modification, alteration, and equivalents in form and function, as will occur to those ordinarily skilled in the pertinent arts. The depicted and described preferred embodiments of the invention are exemplary only, and are not exhaustive of the scope of the invention. Consequently,

WO 02/01246 PCT/US01/19599

14

the invention is intended to be limited only by the spirit and scope of the appended claims, giving full cognizance to equivalents in all respects.

20

PCT/US01/19599 WO 02/01246

#### **CLAIMS**

15

- 1. A pulse position modulation (PPM) decoder, comprising:
  - a synchronizer;
  - a PPM decoder state machine
- a calibration/reload function 5
  - a bit down counter;
  - a bit window counter; and
  - a symbol register having a data symbol output, wherein:

the synchronizer has a first input adapted to receive a detected PPM signal, a second input connected to an internal oscillator, and an output connected to a first input 10 of the PPM decoder state machine and a first input of the symbol register;

the PPM decoder state machine has a second input connected to the internal oscillator, a first output connected to a first input of the calibration/reload function, a second output connected to a second input of the bit down counter and a third output connected to a second input of the bit window counter;

the calibration/reload function has a second input connected to the internal oscillator and an output connected to a first input of the bit down counter;

the bit down counter has a third input connected to the internal oscillator and an output connected to a first input of the bit window counter;

the bit window counter has a third input connected to the internal oscillator, a first output connected to a second input of the symbol register, and a second output connected to a third input of the PPM decoder state machine; and

the symbol register has an output comprising symbol data.

- 2. The PPM decoder of claim 1, wherein the calibration/reload function comprises:
- a calibration counter controller; 25
  - a calibration counter;
  - a calibration code register;
  - a reload register;
  - an N of 8 function;
- an increment by 1 function; 30

10

15

a load fixed value function; and

a circuit for switching between the increment by 1 function and the load fixed value function, wherein:

the calibration counter controller has a first input connected to the output of the PPM decoder state machine, a second input connected to the output of the bit down counter, a third input connected to the output of the bit window counter, a fourth input connected to a first output of the calibration code register, and an output connected to an input of the calibration counter;

the calibration counter has an output connected to an input of the calibration code register;

the calibration code register has a second output connected to a first input of the N of 8 function and an input of the reload register;

the N of 8 function has a second input connected to the first output of the bit window counter and an output connected to a first input of the increment by 1 function;

the reload register has an output connected to a second input of the increment by 1 function; and

the switching circuit has a first input connected to an output of the increment by 1 function, a second input connected to an output of the load fixed value function, and an output connected to the first input of the bit down counter.

- 20 3. The PPM decoder of claim 1, wherein the switching circuit is a multiplexer.
  - 4. A method of calibrating a pulse position modulation (PPM) decoder to a PPM signal, said method comprising the steps of:
    - a) loading  $0_{16}$  (0000<sub>b</sub>) in a bit window counter;
- b) loading 5<sub>16</sub> (0101<sub>b</sub>) in a bit down counter when a first PPM pulse is detected;
  - c) decrementing the bit down counter on each clock pulse;
  - d) determining when a second PPM pulse is detected, wherein if the second PPM pulse is detected then going to step I), and if the second PPM pulse is not detected then going to step e);
- determining when the bit down counter is equal to  $0_{16}$  (0000<sub>b</sub>), wherein

WO 02/01246 PCT/US01/19599

|    |                   | if the bit down counter is not equal to 0 <sub>16</sub> (0000 <sub>b</sub> then returning to step c),            |
|----|-------------------|------------------------------------------------------------------------------------------------------------------|
|    | and               |                                                                                                                  |
|    |                   | if the bit down counter is equal to $0_{16}$ (0000 <sub>b</sub> then going to step f);                           |
|    | f)                | reloading the bit down counter;                                                                                  |
| 5  | g)                | incrementing the bit window counter;                                                                             |
|    | h)                | determining if the bit window counter has overflowed, wherein                                                    |
|    |                   | if the bit window counter has overflowed then returning to step a), and                                          |
|    |                   | if no overflow, then returning to step c);                                                                       |
|    | i)                | determining if the bit window counter is from $5_{16}$ (0101 <sub>b</sub> ) to $7_{16}$ (0111 <sub>b</sub> ),    |
| 10 | wherein           |                                                                                                                  |
|    |                   | if the bit window counter is not from $5_{16}$ (0101 <sub>b</sub> ) to $7_{16}$ (0111 <sub>b</sub> ) then        |
|    | determining       | if the bit window counter is from $1_{16}$ (0001 <sub>b</sub> ) to $2_{16}$ (0010 <sub>b</sub> ), wherein        |
| í  |                   | if the bit window counter is from $1_{16}$ (0001 <sub>b</sub> ) to $2_{16}$ (0010 <sub>b</sub> ) then executing  |
|    | a fast read co    | ommand decode, and                                                                                               |
| 15 |                   | if not then returning to step a),                                                                                |
|    |                   | if the bit window counter is from $5_{16}$ (0101 <sub>b</sub> ) to $7_{16}$ (0111 <sub>b</sub> ) then continuing |
|    | to step j);       |                                                                                                                  |
|    | j)                | loading $6_{16}$ (0110 <sub>b</sub> ) into the bit window counter;                                               |
|    | k)                | loading 5 <sub>16</sub> (0101 <sub>b</sub> ) into the bit down counter;                                          |
| 20 | 1)                | determining when a calibration start function is true, then                                                      |
|    |                   | l <sub>1</sub> ) incrementing a calibration counter on each clock pulse,                                         |
|    |                   | l <sub>2</sub> ) determining if a third PPM pulse is detected, wherein                                           |
|    |                   | if the third PPM pulse is detected then stopping the calibration                                                 |
|    | counter and g     | going to step t), and                                                                                            |
| 25 |                   | if not detected then going to step m)                                                                            |
|    | m)                | determining if the calibration counter is equal to 2F <sub>16</sub> (0010 1111b),                                |
|    | wherein           |                                                                                                                  |
|    |                   | if the calibration counter is not equal to $2F_{16}$ (0010 1111b) then going to                                  |
|    | step $l_1$ ), and |                                                                                                                  |
| 30 |                   | if equal then stopping the calibration counter and going to step o);                                             |

y)

30

- decrementing the bit down counter on each clock pulse; n) o) determining if the third PPM pulse is detected, wherein if the third PPM pulse is detected then going to step t), and if not detected then going to step  $p_1$ ); determining if the bit down counter is equal to  $0_{16}$  (0000<sub>b</sub>), wherein 5  $p_1$ if the bit down counter is not equal to  $0_{16}$  (0000<sub>b</sub>) then returning to step n), and if equal to  $0_{16}$  (0000<sub>b</sub>), then going to step q);  $p_2$ reloading the bit down counter; 10 q) determining if the bit window counter is equal to  $F_{16}$  (1111<sub>b</sub>), wherein if the bit window counter is equal to  $F_{16}$  (1111<sub>b</sub>) then returning to step a), and if not equal then going to step s); incrementing the bit window counter then returning to step n); r) s) determining if the bit window counter is from  $C_{16}$  (1100<sub>b</sub>) to  $F_{16}$  (1111<sub>b</sub>), 15 wherein if the bit window counter is not from  $C_{16}$  (1100<sub>b</sub>) to  $F_{16}$  (1111<sub>b</sub>) then going to step a), and if the bit window counter is from  $C_{16}$  (1100<sub>b</sub>) to  $F_{16}$  (1111<sub>b</sub>) then going to step u); 20 recognizing a PPM code violating calibration symbol; t) loading E<sub>16</sub> (1110<sub>b</sub>) into the bit window counter; u) loading 5<sub>16</sub> (0101<sub>b</sub>) into the bit down counter; v) loading a value in the calibration counter into the calibration code register; w) decrementing the bit down counter on each clock pulse; x) 25
  - if the fourth PPM pulse is not detected then going to step aa);

    z) determining when the bit down counter is equal to 0<sub>16</sub> (0000<sub>b</sub>), wherein if the bit down counter is not equal to 0<sub>16</sub> (0000<sub>b</sub>) then returning to step y),

if the fourth PPM pulse is detected then returning to step a), and

determining when a fourth PPM pulse is detected, wherein

and

if equal to  $0_{16}$  (0000<sub>b</sub>) then going to step bb);

- aa) reloading the bit down counter;
- bb) incrementing the bit window counter;
- determining when the bit window counter is equal to  $0_{16}$  (0000<sub>b</sub>), wherein if the bit window counter is not equal to  $0_{16}$  (0000<sub>b</sub>) then returning to step y), and

if equal to  $0_{16}$  (0000<sub>b</sub>) then going to step ee);

- dd) starting PPM symbol reception;
- ee) decrementing the bit down counter on each clock pulse;
  - ff) determining when another PPM pulse is detected, wherein if the another PPM pulse is detected then going to step kk); and if the another PPM pulse is not detected then going to step hh);
  - gg) determining when the bit down counter is equal to  $0_{16}$  (0000<sub>b</sub>), wherein if the bit down counter is not equal to  $0_{16}$  (0000<sub>b</sub>) then returning to step ff),

and

15

if equal to  $0_{16}$  (0000<sub>b</sub>) then going to step ii);

- hh) reloading the bit down counter;
- ii) incrementing the bit window counter then returning to step ff);
- jj) loading  $5_{16}$  (0101<sub>b</sub>) into the bit down counter; and
  - kk) decoding a symbol value with the bit window counter.
  - 5. The method of claim 4, when the step of reloading the down counter comprises the steps of:

determining when an N of 8 function is true, wherein

- 25 if the N of 8 function is true then reloading the bit down counter with the contents of the reload register plus one, and
  - if not true then reloading the bit down counter with the contents of the reload register.
- 6. The method of claim 5, wherein the N of 8 function is true when the contents of the bit window counter and the lower 3 bits of a calibration code are selected from the group

10

15

25

30

consisting of (bit window counter, calibration code) (0, 3), (0, 6), (0, 7), (1, 3), (1, 4), (1, 6), (1, 7), (2, 3), (2, 6), (2, 7), (3, 2), (3, 4), (3, 5), (3, 7), (4, 5), (4, 6), (4, 7), (5, 4), (5, 5), (5, 6), (5, 7), (6, 5), (6, 6), (6, 7), (7, 1), (7, 2), (7, 4), (7, 5), (8, 3), (8, 6), (8, 7), (9, 3), (9, 4), (9, 6), (9, 7), (10, 3), (10, 5), (10, 6), (10, 7), (11, 2), (11, 4), (11, 5), (11, 2), (11, 4), (11, 5), (11, 2), (11, 4), (11, 5), (11, 7), (12, 5), (12, 6), (12, 7), (13, 4), (13, 5), (13, 6), (13, 7), (14, 5), (14, 6), (14, 7), (15, 1), (15, 2), (15, 4) and (15, 5).

- 7. A radio frequency identification (RFID) tag system having a pulse position modulation (PPM) decoder which calibrates to a received PPM signal, said RFID tag system comprising:
  - a PPM modulation detector;
  - an internal oscillator;
- a PPM decoder having inputs connected to the PPM modulation detector and the internal oscillator, and an output having symbol data, wherein the PPM decoder is adapted for receiving a detected PPM signal from the PPM modulation detector and clock timing from the internal oscillator, said PPM decoder comprising:
  - a synchronizer;
  - a PPM decoder state machine
  - a calibration/reload function
- a bit down counter;
  - a bit window counter; and
  - a symbol register having a data symbol output,

wherein:

the synchronizer has a first input adapted to receive the detected PPM signal, a second input connected to the internal oscillator, and an output connected to a first input of the PPM decoder state machine and a first input of the symbol register;

the PPM decoder state machine has a second input connected to the internal oscillator and a first output connected to a first input of the calibration/reload function, a second output connected to a second input of the bit down counter and a third output connected to a second input of the bit window counter;

## 1 function; and

the switching circuit has a first input connected to an output of the increment by 1 function, a second input connected to an output of the load fixed value function, and an output connected to the first input of the bit down counter.

- 5 9. The RFID tag system of claim 7, wherein the switching circuit is a multiplexer.
  - 10. The RFID tag system of claim 7, wherein said RFID tag system is fabricated on an integrated circuit die.
  - 11. The RFID tag system of claim 10, wherein the integrated circuit die is packaged in an integrated circuit package

10



FIGURE 1





# FIGURE 2



Specified Calibration Symbol Bit locations



Allowed Calibration Symbol Bit locations



FIGURE 3A

WO 02/01246 PCT/US01/19599







WO 02/01246 PCT/US01/19599





FIG.7





FIG. 9

Table 1: Truth Table for N of 8 Function

F16.10

|            |    | Lower 3 bits of Calibration Code |     |   |            |    |    |   |   |  |
|------------|----|----------------------------------|-----|---|------------|----|----|---|---|--|
|            | Ī  | 0                                | 1   | 2 | 3          | 4  | 5  | 6 | 7 |  |
|            | 0  | F                                | F   | F | T          | F  | F  | Τ | T |  |
|            | 1  | F                                | F   | F | Τ          | T  | F  | Т | T |  |
|            | 2  | F                                | F   | F | Τ          | F  | ۴  | Ţ | Т |  |
|            | 3  | F                                | F   | T | F          | Т  | T  | F | T |  |
|            | 4  | F                                | F   | F | F          | F  | T  | Τ | T |  |
| Counter    | 5  | F                                | F   | F | F          |    | T  | T | Т |  |
| g          | 6  | F                                | F   | F | F          | F  | Τ  | T | Τ |  |
|            | 7  | F                                | Τ   | T | F          | -  | T  | F | F |  |
| 용          | 8  | F                                | F   | щ | T          | I- | F  | T | Т |  |
| Bit Window | 9  | F                                | F   | F | <b>[</b> - | Τ  | F_ | Т | T |  |
| 12         | 10 | F                                | F   | F | Τ          | F  | T  | T | T |  |
| m          | 11 | F                                | F   | ۲ | F          | Т  | T  | F | T |  |
|            | 12 | F                                | IL. | F | F          | F  | T  | T | Т |  |
|            | 13 | F                                | F   | F | F          | T  | T  | T | T |  |
|            | 14 | F                                | F   | F | F          | F  | T  | T | T |  |
|            | 15 | F                                | T   | Т | F          | Т  | T  | F | F |  |

Table 2: Values of Bit Window Counter and Bit Down Counter for which the Calibration Start Function Evaluates True for the give Current Calibration Code

|                                                             |                     | Current Calibration Code Value (Least Significant 2 bits) |                   |                     |                   |                     |                   |                   |                   |  |
|-------------------------------------------------------------|---------------------|-----------------------------------------------------------|-------------------|---------------------|-------------------|---------------------|-------------------|-------------------|-------------------|--|
|                                                             |                     | xxxx002                                                   |                   | xxxx01 <sub>2</sub> |                   | xxxx10 <sub>2</sub> |                   | xxxx112           |                   |  |
|                                                             |                     | BWC <sub>16</sub>                                         | BDC <sub>16</sub> | BWC <sub>16</sub>   | BDC <sub>16</sub> | BWC <sub>16</sub>   | BDC <sub>16</sub> | BWC <sub>16</sub> | BDC <sub>16</sub> |  |
|                                                             | 0100xx <sub>2</sub> | E                                                         | 6                 | Е                   | 7                 | E                   | 8                 | E                 | 9                 |  |
| ne                                                          | 0101xx <sub>2</sub> | Е                                                         | A                 | Е                   | В                 | D                   | 0                 | D                 | 1                 |  |
| de Val<br>bits)                                             | 0110xx <sub>2</sub> | D                                                         | 2                 | D                   | 3                 | D                   | 4 ·               | D                 | 5                 |  |
| Current Calibration Code Value<br>(Most Significant 4 bits) | 0111xx2             | D                                                         | 6                 | D                   | 6                 | D                   | 7                 | D                 | 8                 |  |
| alibrat<br>Signif                                           | 1000xx <sub>2</sub> | D                                                         | 9                 | D                   | A                 | D                   | В                 | D                 | С                 |  |
| rrent C<br>(Most                                            | 1001xx <sub>2</sub> | D                                                         | D                 | D                   | D                 | С                   | 0                 | С                 | 1                 |  |
| Cu                                                          | 1010xx <sub>2</sub> | С                                                         | 2                 | С                   | 3                 | С                   | 4                 | С                 | 5                 |  |
|                                                             | 1011xx <sub>2</sub> | С                                                         | 5                 | С                   | 5                 | С                   | 6                 | С                 | 7                 |  |

F1G. 11