#### (19) World Intellectual Property Organization International Bureau # (43) International Publication Date 18 April 2002 (18.04.2002) # (10) International Publication Number WO 02/31988 A2 (51) International Patent Classification7: H04B - (21) International Application Number: PCT/US01/31587 - **(22) International Filing Date:** 10 October 2001 (10.10.2001) - (25) Filing Language: English - (26) Publication Language: English - (30) Priority Data: 60/238,466 10 October 2000 (10.10.2000) - (71) Applicant: XTREMESPECTRUM, INC. [US/US]; Suite 700, 8133 Leesburg Pike, Vienna, VA 22182 (US). - (72) Inventor: MCCORKLE, John, W.; 719 Upham Place NW, Vienna, VA 22180 (US). - (74) Agents: HAILS, Robert, L., Jr. et al.; Kenyon & Kenyon, Suite 700, 1500 K Street, N.W., Washington, DC 20005 (US). - (81) Designated States (national): AE, AG, AL, AM, AT, AU, AZ, BA, BB, BG, BR, BY, BZ, CA, CH, CN, CO, CR, CU, CZ, DE, DK, DM, DZ, EC, EE, ES, FI, GB, GD, GE, GH, GM, HR, HU, ID, IL, IN, IS, JP, KE, KG, KP, KR, KZ, LC, LK, LR, LS, LT, LU, LV, MA, MD, MG, MK, MN, MW, MX, MZ, NO, NZ, PH, PL, PT, RO, RU, SD, SE, SG, SI, SK, SL, TJ, TM, TR, TT, TZ, UA, UG, UZ, VN, YU, ZA, ZW. - (84) Designated States (regional): ARIPO patent (GH, GM, KE, LS, MW, MZ, SD, SL, SZ, TZ, UG, ZW), Eurasian $patent\left(AM,AZ,BY,KG,KZ,MD,RU,TJ,TM\right),European$ patent (AT, BE, CH, CY, DE, DK, ES, FI, FR, GB, GR, IE, IT, LU, MC, NL, PT, SE, TR), OAPI patent (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, ML, MR, NE, SN, TD, TG). #### Published: without international search report and to be republished upon receipt of that report For two-letter codes and other abbreviations, refer to the "Guidance Notes on Codes and Abbreviations" appearing at the beginning of each regular issue of the PCT Gazette. # (54) Title: ULTRA WIDE BANDWIDTH NOISE CANCELLATION MECHANISM AND METHOD (57) Abstract: A mechanism and method are provided for self-canceling noise generated in a UWB receiver and for providing multi-mode operation for the receiver. Noise is canceled by generating a first set of wavelets in a same phase as an incoming signal, and a second set of wavelets with an opposite phase as the incoming signal. The received signal and the generated wavelets are mixed and the result integrated such that the integrated output tends to zero. The multiple modes of operation allow the receiver to process multiple types of waveforms. The modes may be chosen by a user-selected switch, a waveform-detection based switch, or the like. # TITLE OF THE INVENTION ULTRA WIDE BANDWIDTH NOISE CANCELLATION MECHANISM AND METHOD # **CROSS-REFERENCE TO RELATED PATENT DOCUMENTS** - 5 [001] This application claims priority under 35 U.S.C. §119(e) to Provisional Application Serial No. 60/238,466, filed October 10, 2000. The present document contains subject matter related to that disclosed in commonly owned, co-pending application Serial No. 09/078,616 filed May 14, 1998, entitled ULTRA WIDE BANDWIDTH SPREAD SPECTRUM - 10 COMMUNICATIONS SYSTEM (Attorney Docket No. 10188-0001-8); Serial No. 09/633,815 filed August 7, 2000 entitled ELECTRICALLY SMALL PLANAR UWB ANTENNA (Attorney Docket 10188-0005-8); Application Serial No. 09/563,292, filed May 3, 2000 entitled PLANAR UWB ANTENNA WITH INTEGRATED TRANSMITTER AND RECEIVER CIRCUITS (Attorney Docket 10188-0006-8); Application Serial No. 09/685,198 filed October 10. - Docket 10188-0006-8); Application Serial No. 09/685,198 filed October 10, 2000, entitled ANALOG SIGNAL SEPARATOR FOR UWB VERSUS NARROWBAND SIGNALS (Attorney Docket 192504US8); Application Serial No. 60/238,466 filed October 10, 2000, entitled ULTRA WIDE BANDWIDTH NOISE CANCELLATION MECHANISM AND METHOD (Attorney Docket 193517US8PROV); Application Serial No. 60/217,099 filed July 10, 2000 - 20 193517US8PROV); Application Serial No. 60/217,099 filed July 10, 2000 entitled MULTIMEDIA WIRELESS PERSONAL AREA SYSTEM NETWORK (WPAN) PHYSICAL LAYER SYSTEM AND METHOD Attorney Docket 194308US8PROV); Application Serial No. 09/685,203 filed October 10, 2000, entitled SYSTEM AND METHOD FOR BASEBAND REMOVAL OF - 25 NARROWBAND INTERFERENCE IN ULTRA WIDEBAND SIGNALS (Attorney Docket 194381US8); Application Serial No. 09/685,197 filed October 10, 2000, entitled MODE CONTROLLER FOR SIGNAL ACQUISITION AND TRACKING IN AN ULTRA WIDEBAND COMMUNICATION SYSTEM (Attorney Docket 194588US8); Application - 30 Serial No. 09/684,400 filed October 10, 2000, entitled ULTRA WIDEBAND COMMUNICATION SYSTEM, METHOD, AND DEVICE WITH LOW NOISE PULSE FORMATION (Attorney Docket 195268US8); Application Serial No. 09/685,195 entitled ULTRA WIDE BANDWIDTH SYSTEM AND METHOD FOR FAST SYNCHRONIZATION (Attorney Docket 195269US8); Application Serial No. 09/684,401 filed October 10, 2000, entitled ULTRA WIDE 5 BANDWIDTH SYSTEM AND METHOD FOR FAST SYNCHRONIZATION USING SUB CODE SPINS (Attorney Docket 195272US8); Application Serial No 09/685,196 filed October 10, 2000, entitled ULTRA WIDE BANDWIDTH SYSTEM AND METHOD FOR FAST SYNCHRONIZATION USING MULTIPLE DETECTION ARMS (Attorney Docket 195273US8); Application 10 Serial No. 09/685,199 filed October 10, 2000, entitled A LOW POWER, HIGH RESOLUTION TIMING GENERATOR FOR ULTRA-WIDE BANDWIDTH COMMUNICATIONS SYSTEMS (Attorney Docket 195670US8); Application Serial No. 09/685,202 filed October 10, 2000, entitled METHOD AND SYSTEM FOR ENABLING DEVICE FUNCTIONS 15 BASED ON DISTANCE INFORMATION (Attorney Docket 195671US8); and Application Serial No., 09/685,201 filed October 10, 2000, entitled CARRIERLESS ULTRA WIDEBAND WIRELESS SIGNALS FOR 1/11 CONVEYING APPLICATION DATA (Attorney Docket 196108US8), where 20 each of the above-identified applications include at least one of J. McCorkle and T. Miller as an inventor, and the entire contents of each of the aboveidentified documents being incorporated herein by reference. # BACKGROUND OF THE INVENTION 25 [002] The present invention relates to radio receivers, transceivers, systems and methods employing wireless digital communications using ultra wide bandwidth (UWB) signaling techniques, and other communication waveforms. More particularly, the present invention relates to multi-mode communication systems in which one of the modes employs UWB waveforms. [003] UWB waveforms are used in a form of communication in which energy is spread in frequency over a much greater bandwidth than with conventional narrowband communication systems such as television broadcast systems, or even traditional spread-spectrum communication systems. For a general discussion of UWB communications as well as other UWB systems, see the above-identified related patent application documents. 5 10 15 20 25 30 **[004]** Fig. 1 is a generalized spectral plot of energy verses frequency showing how UWB compares with conventional communication schemes. In particular, Fig. 1 shows a conventional narrowband communications signal (NB3) 105, a conventional spread spectrum communications signal (SS2) 110, and a UWB communications signal (UB1) 115. **[005]** As shown in Fig. 1, a conventional narrowband communications signal 105 occupies a relatively narrow frequency. In this category, a television signal occupies a relatively large bandwidth and is representative of one of the widest bandwidth signals that is still characterized as a conventional narrowband signal. The signal spectrum from a conventional spread-spectrum signal 110 occupies a greater bandwidth than a conventional narrowband communications signal 105, but at a lower power spectral density (PSD), i.e., at a lower amount of energy per hertz. **[006]** A UWB signal 115 occupies a much greater bandwidth than either a conventional narrowband communications signal (NB3) 105 or a conventional spread spectrum communications signal (SS2) 110. However, as seen in Fig. 1, a UWB signal 115 also has a much lower PSD than either of these other signal types. This can lead to several problems. [007] First, as recognized by the present inventor, because the bandwidth is so broad in a UWB receiver, it is common to employ a direct conversion receiver architecture. However, when there is local oscillator leakage (radiated or conducted), that leakage often manifests itself either as direct radiated emissions or a leak that is in some way coupled into the front-end circuitry so as to contaminate the intended energy coupled into the signal path. Moreover, in direct conversion receivers (i.e., those without intermediate frequencies, or with a single mixer for converting from RF to baseband), there is the additional problem of the local oscillator producing a radiated emission that may be coupled back through the receiving antenna and serve as a self-jamming signal. This local oscillator may radiate emissions that fall "in band" with the received signal and are coupled through the receiving antenna, being detected and much stronger than the desired signal. 5 10 15 20 [008] One conventional technique for eliminating this problem is to employ a significant amount of shielding around the local oscillator circuitry to avoid direct radiation from the circuitry reaching the receiving antenna. Another is to minimize the opportunities for feedback loops within the receiver, thus limiting possible occurrences of self-interference. [009] A common way of mitigating the resulting interference is to assume that it is unchanging, and subtracting the error that is likewise unchanging. In addition, however, a problem that arises when the emissions are radiated is that the emissions can first reflect off moving objects near the antenna, such as individuals or devices, and then be coupled back into the receiver's antenna. When these reflections are present, the energy of the reflected emissions tends to vary in magnitude and phase. Accordingly, the unwanted self-noise is often not constant, but variable in time, causing a bias level of the receiver's detector to vary. This makes self-noise detection and mitigation more complex and increases the difficulty in obtaining satisfactory performance from the device. 25 **[010]** Moreover, the output of a conversion mixer, which is used to perform direct signal conversion, will contain both the intended signal as well as the reflected signal. These two signals may be added coherently, giving rise to a bias term. Because the unintended signals may come from reflections off moving objects, the bias term is not steady, but rather "noisy." 30 **[011]** Second, it is desirable to build a multi-mode radio that can easily operate in multiple modes, including both ultra wide bandwidth signaling and various narrowband-signaling schemes. For example, it would be advantageous to get economies of scale, to mass produce a radio that could operate not only in a UWB mode, but also in, for example, an IEEE 802.11b mode, or an IEEE 802.11.a mode, or an IEEE 802.15.1 mode, or an IEEE 802.15.3 mode, etc. so that users could operate in a multitude of various environments without requiring a different piece of equipment for each one. It would also be advantageous for the radio to be software programmable, so that as new communications equipment is introduced, the radio could be programmed to receive the signal without requiring an entirely new radio transmitter, receiver or transceiver to be developed. # **SUMMARY OF THE INVENTION** 5 10 15. - 20 [012] Consistent with the title of this section, only a brief description of selected features of the present invention is now presented. A more complete description of the present invention is the subject of this entire document. [013] In view of the above-identified limitations with conventional systems, an object of the present invention is to address the above-identified limitations and other limitations of conventional systems. **[014]** Another object of the present invention is to provide a mechanism for self-canceling noise generated from oscillators within a UWB receiver. [015] Another object of the present invention is to provide a multi-mode transmitter and receiver that, in at least in one mode, is configured to transmit and receive and process bi-polar UWB signals. [016] Another object of the present invention is to provide a multi-mode transmitter and receiver that, in at least in one mode, is configured to transmit and receive and process frequency modulated, frequency hopped spread-spectrum signals. **[017]** Another object of the present invention is to provide a multi-mode transmitter and receiver that, in at least in one mode, is configured to transmit and receive and process any form of modulation under software control. - 5 [018] The foregoing and other objects and advantages of the invention will become apparent from the following description. In this description, reference is made to the accompanying drawings, which form a part of the description. The descriptions and drawings of the preferred embodiments below are shown by way of illustration, however, and not limitation. Such description does not represent the full extent of the invention. Rather the invention may be employed in different arrangements in alternate embodiments. - [019] In one embodiment of the present invention, an agile clock generator is used to produce a base clock signal at a frequency higher than that required for any reception mode. The high-frequency clock signal is then divided by a small shielded divider circuit to produce one or more divided clock signals that are localized immediately at the mixer and no where else, such that they are inhibited from radiating to any other parts of the circuitry or the antenna, and being particularly well suited for particular modes of reception. 15 20 - [020] Furthermore, when receiving UWB signals, the mixer may not use, at its local oscillator (LO) port, an exact copy of the signal sent from the transmitter in order to correlate it with the received signal. Instead, the generated LO signal may have some bi-phase modulated symbols inverted. The integration result, of the resulting correlated received and generated LO signals, will tend to be zero, allowing it to be AC coupled to eliminate bias drift problems and rejecting the reception of a signal leaking from the LO, yet by obtaining intermediate integration results, the signal processor can be programmed to demodulate the desired signal. - 30 **[021]** Furthermore, when receiving frequency-modulation (FM) signals, the mixer may not use at its local oscillator (LO) port, the output of a bi-phase wavelet generator, as is the case for a bi-phase modulated UWB radio, but instead use an agile oscillator that can be tuned or hopped or modulated as required to synthesize the required FM. The resulting correlated received and generated LO signals, will be, under software control, filtered and digitized wherein a signal processor is programmed to demodulate the desired signal. 5 10 15 20 25 30 [022] Furthermore, the clock used to generate the UWB bi-phase chipping rate can be one and the same agile oscillator as is used in the FM transceiver mode, making use of the same electronic components in either mode. **[023]** Furthermore, the digitizing electronics circuits can be one and the same circuit used for any of the modes of operation. **[024]** Furthermore, by using one and the same circuits for the FM and UWB modes, the radio can be manufactured at no greater cost, and the resulting radio uses no more power than one built specifically for a single mode of operation. **[025]** Furthermore, only an additional A/D converter is required to allow arbitrarily modulated transmitter waveforms to be generated under software control, yet it can be turned off to eliminate its impact on battery life for all modes where it is not needed. [026] In accordance with these and other objects, a UWB self-noise cancellation mechanism is provided for reducing performance degradation as a result of self-generated noise. The UWB self-noise cancellation mechanism comprises — a pulse-forming network for producing an internally-generated UWB bi-phase signal having a first arranged pattern; a mixer for multiplying the UWB bi-phase signals with an incoming RF UWB signal having a second set pattern; and an integrator for accumulating an output of the mixer, wherein the first arranged pattern comprises a first set of bi-phase wavelets and an adjacent second set of bi-phase wavelets, wherein the second arranged pattern comprises a third set of bi-phase wavelets and an adjacent fourth set of bi-phase wavelets, wherein the first set of bi-phase wavelets and the third set of bi-phase wavelets are the same in wave shape and polarity, and wherein the second set of bi-phase wavelets and the fourth set of bi-phase wavelets are the same in wave shape, but are inverted in polarity. 5 10 20 25 **[027]** The first and third sets of bi-phase wavelets each preferably comprise two wavelets, and the second and third sets of bi-phase wavelets each preferably comprise two wavelets. In addition, the first, second, third, and fourth sets of bi-phase wavelets all preferably have equal number of wavelets. **[028]** The UWB self-noise cancellation mechanism may further comprise an antenna for receiving the incoming RF UWB signal. The UWB self-noise cancellation mechanism may also further comprise a front-end circuit located between the antenna and the mixer for processing the incoming RF UWB signal. The front-end circuit may include one of a low noise amplifier, an automatic gain control circuit, and a stub circuit. [029] The UWB self-noise cancellation mechanism may further comprise an analog-to-digital converter for converting the output of the integrator into a digital signal. [030] A UWB self-noise cancellation mechanism in a UWB receiver is also provided that comprises means for producing an internally-generated UWB bi-phase signal having a first arranged pattern; means for receiving an incoming RF signal having a second arranged pattern; means for combining the internally-generated UWB bi-phase signal and the incoming RF signal to produce an output; and means for integrating the output of the combining means over a length of time that corresponds with the first and second arranged patterns such that an integration output approaches zero when the incoming RF signal is aligned in phase with the internally-generated UWB bi-phase signal. [031] Also in accordance with these and other objects of the invention, a mode selection mechanism is provided that comprises a clock signal generator for generating a base clock signal at a base clock frequency; a first divide circuit for dividing the base clock signal by a first integer value M to generate a first clock signal having a first clock frequency equal to the base clock frequency divided by M; a second divide circuit for dividing the base clock signal by a second integer value N to generate a second clock signal having a second clock frequency equal to the base clock frequency divided by N; and a switch for selecting the first clock signal when a first receive mode of operation is selected, and for selecting the second clock signal when a second receive mode of operation is selected. 5 10 15 20 [032] The first receive mode is preferably a UWB receive mode. The base clock frequency is preferably about 4.8 GHz. The first integer value M is preferably equal to 3, and the second integer value N is preferably equal to 2. [033] A mode selection mechanism in a signal receiver is also provided, comprising a mode selector for selecting a receive mode of operation for a received signal; an agile clock for providing a base clock signal at a base clock frequency; a frequency divider means for dividing the frequency of the base clock frequency by an integer corresponding to the selected receive mode to generate a divided clock signal having a divided clock frequency; and a signal processor for processing the received signal with the divided clock signal. The selected receive mode of operation is preferably a UWB mode. 25 **[034]** The frequency divider may further comprise a first frequency dividing unit, corresponding to a first receive mode, for dividing the frequency of the base clock frequency by a first integer to generate a first divided clock signal having a first divided clock frequency; and a second frequency dividing unit, corresponding to a second receive mode, for dividing the frequency of the base clock frequency by a second integer to generate a second divided clock signal having a second divided clock frequency. The first integer is preferably 2 and the second integer is preferably 3. [035] A mode selection mechanism in a multi-mode radio receiver is also provided, comprising: means for selecting a receive mode of operation; means for providing a base clock signal at a base clock frequency; means for dividing the frequency of the base clock frequency by an integer corresponding to the selected receive mode to generate a divided clock signal having a divided clock frequency; and means for processing a received signal with the divided clock signal. The selected receive mode of operation is preferably a UWB mode. 5 10 15 20 25 30 [036] A multi-mode radio receiver is also provided, comprising: a mode selection mechanism including an agile clock for producing a base clock signal at a base clock frequency, a first divide circuit for dividing the base clock signal by a first integer to generate a first divided clock signal at a first divided clock frequency, a second divide circuit for dividing the base clock signal by a second integer to generate a second divided clock signal at a second divided clock frequency, and a switch for providing a selected clock signal, the selected clock signal being the first divided clock signal when a first receive mode of operation is selected, and the second divided clock signal when a second receive mode of operation is selected; and a UWB self-noise cancellation mechanism including a pulse forming network for producing a series of UWB bi-phase signals based on the selected clock signal, a mixer for combining the series of UWB bi-phase signals with an incoming RF signal, and an integrator configured to accumulate an output of the mixer. **[037]** The first integer is preferably 2 and the second integer is preferably 3. The first receive mode of operation is preferably a UWB mode. **[038]** A method of operating a multi-mode radio receiver is provided, comprising: generating a base clock signal at a base clock frequency; dividing the base clock signal by a first integer to generate a first divided clock signal at a first divided clock frequency if a first receive mode is determined; and dividing the base clock signal by a second integer to generate a second divided clock signal at a second divided clock frequency if a second receive mode is determined. The first integer is preferably 2 and the second integer is preferably 3. The first receive mode of operation is preferably a UWB mode. # BRIEF DESCRIPTION OF THE DRAWINGS 5 20 - **[039]** Fig. 1 is a spectral plot that contrasts bandwidths of a narrowband signal, a spread-spectrum signal, and a UWB signal; - [040] Fig. 2 is a block diagram showing how a transceiver employing a 10 UWB radio according to a preferred embodiment of the present invention may facilitate wireless communications between different appliances and external communication networks by way of a residential gateway; - [041] Fig. 3 is a block diagram of a UWB transceiver according to a preferred embodiment of the present invention; - 15 **[042]** Fig. 4 is a block diagram of a transceiver according to another preferred embodiment of the present invention in which the modulation scheme employed is able to manipulate the shape of UWB pulses; - [043] Fig. 5 is a block diagram of a multi-mode selecting transmitter/receiver that also cancels LO radiation feedback according to preferred embodiments of the present invention; - **[044]** Figs. 6A-6E are graphs of various waveforms showing how a bias term due to LO radiation feedback may be eliminated according to a method employed by preferred embodiments of the present invention; - [045] Fig. 7 is a flow chart showing a method for selecting different modes of operation according to a preferred embodiment of the present invention; - **[046]** Fig. 8 is a flow chart showing another method for automatically determining a type of waveform received by the receiver and a mechanism for configuring the receiver to properly receive that waveform according to another preferred embodiment of the present invention; - **[047]** Fig. 9 is a block diagram of a processor system upon which preferred embodiments of the present invention may be implemented; - 5 **[048]** Fig. 10A, 10B, and 10C are circuit diagrams showing preferred embodiments of the early/late subtraction block of Fig. 5; - [049] Fig. 11A and 11B are circuit diagrams showing preferred embodiments of a variable bandwidth amplifiers of Fig. 5 with no gain at DC; - [050] Fig. 12A, and 12B are circuit diagrams showing preferred embodiments of the integrate and hold blocks of Fig. 5; - **[051]** Fig. 13 is a circuit diagram showing a preferred embodiment of the integrate and hold block of Fig. 5 showing a gain setting function; and - [052] Fig. 14 is a block diagram of a preferred embodiment of the radio controller processor and interface of Fig. 5. # 15 DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS 20 25 - **[053]** A UWB receiver and/or transceiver (sometimes called a UWB radio) according to preferred embodiments of the present invention may be incorporated into a residential gateway 200 as shown in Fig. 2. The gateway 200 could potentially serve as a hub for UWB communications with a variety of electronic devices. - [054] Since a UWB radio as disclosed in the preferred embodiments below is particularly well suited for limited range, broad bandwidth, high data rate communication it could be implemented in a variety of devices, especially consumer devices. Such devices would benefit by conveying information in a convenient and fast manner via wireless communications from one location to the next. In particular, it would be particularly advantageous if these devices could communicate with the residential gateway 200, which could coordinate their action with a remote source (not shown) over a carrier 205, e.g., a cable provider, digital subscriber line, or microwave link. [055] Some examples of devices that might advantageously use a UWB radio to communicate with a residential gateway are digital video devices 210, Internet-enabled appliances 215, voice transmission devices 220, audio transmission devices 225, home automation and security devices 230, and games 235. This list is not meant to be exhaustive, however, and other devices could easily be used as well. 5 10 20 25 [056] Digital video devices 210 could communicate digitized video data to the residential gateway 200 for distribution to the remote source over the carrier 205, or to another video device 210 set apart from the first device. For example, a DVD player might send video data to the residential gateway 200, which in turn sends the video data to a nearby monitor for viewing. [057] Internet enabled appliances 215 could convey information to the remote source and receive information from the remote source via the carrier 205. This would allow for more convenience through effectively wireless internet access. [058] Voice transmission devices 220 could convey voice data to the remote source and receive voice data from the remote source via the residential gateway 200 and carrier 205, e.g., as with an Internet telephone. Or the voice transmission device 220 could simply transmit and receive voice data to and from another local voice transmission device 220 via the residential gateway 200, e.g., as with a home intercom system. **[059]** Audio players 225 such as MP3 players might transmit and receive audio data to and from the residential gateway. As above, this data could be transmitted to/from the remote source via the carrier 205, or might simply be transmitted to/from another local audio device 225. **[060]** Similarly, a receiver according to preferred embodiments of the present invention may be employed in home automation and security devices 230 where it would be beneficial to conveniently and quickly communicate information wirelessly from a remote location to a central monitoring station. Such a monitoring station could be contiguous with the residential gateway 200 or could be a separate unit. - 5 [061] Games 235 and other devices, where data is exchanged between different processors, can also be conveniently handled by a UWB radio according to preferred embodiments of the present invention. As noted above, these devices could communicate with remote devices through the residential gateway 200 and the carrier 205, or could communicate with other local devices via the residential gateway 200 alone. - [062] As these examples show, the operational environment for a system that employs a UWB radio according to preferred embodiments of the present invention will often be in the presence of active indoor environments, such as a house or office space. In these environments, the transmitters will broadcast signals at relatively low power levels per hertz, and the communication channel will involve mobile obstacles, such a people. Accordingly, energy coupled into the receiver's antenna will include dynamic multi-path components. - [063] Fig. 3 is a block diagram of a UWB transceiver according to preferred embodiments of the present invention. As shown in Fig. 3, the UWB transceiver 300 includes a receiver 301, a radio controller and interface 303, and a transmitter 305. The receiver 301 includes a receiving antenna 310, a front end 315, a UWB waveform correlator 320, and a timing generator 325. The transmitter 305 includes a transmitting antenna 340, a UWB waveform generator 345, an encoder 350, and a timing generator 355. 25 30 [064] The radio controller and interface 303 serves as an media access control (MAC) interface between the UWB wireless communication functions implemented by the receiver 301 and transmitter 305, and applications that use the UWB communications channel for exchanging data with remote devices. Although the transceiver 300 is disclosed as having a separate receiver 301 and transmitter 305, in alternate embodiments these could be combined into a single unit. 5 10 15 20 25 30 externally generated UWB electromagnetic waveforms. The receiving antenna 310 converts the UWB electromagnetic waveforms into an electrical signal (or an optical signal) for subsequent processing. The UWB signal itself may be any one of a number of UWB waveforms, including: (1) biphase modulated signals (+1, -1), (2) multilevel bi-phase signals (+1, +a, -a, -1), (3) quadrature phase signals (+1, -1, +j, -j), (4) multilevel quadrature phase signals (+1, j), (-1, j), (+a, -aj) . . . , (5) pulse position modulation (PPM) signals (same shape pulses transmitted in different candidate time slots), and (6) any combination of the above waveforms, such as bi-phase channel symbols transmitted according to a PPM signaling scheme. [066] The electrical signals coupled in through the receiving antenna 310 are passed to the radio front end 315. Depending on the type of waveform, the radio front end 315 processes the electric signals so that the level of the signal and the spectral components of the signal are suitable for processing in the UWB waveform correlator 320. [067] The UWB waveform correlator 320 correlates the incoming signal with different candidate signals generated by the receiver 301 so as to determine when the receiver 301 is synchronized with the received signal. The timing generator 325 operates under control of the radio controller and interface 303 to provide a receiver clock signal CLK<sub>R</sub>, which is used in the correlation process performed in the UWB waveform correlator 320. Moreover, the UWB waveform correlator 320 time aligns a particular pulse sequence produced at the receiver 301, with the received pulse sequence that was received through the receiving antenna 310. **[068]** When the two sequences are correlated with one another, the UWB waveform correlator 320 provides high signal-to-noise ratio data to the radio controller and interface 303 for subsequent processing. In some circumstances the output of the UWB waveform correlator 320 is the data itself; in other circumstances the UWB waveform correlator 320 simply provides correlation results to the radio controller and interface 303, which itself does additional signal processing to derive the data. The signal processing may include a plurality of combinations of a plurality of signal processing algorithms, for example, estimating the mean and variance of the one and zero data clusters in order to adaptively set the decision threshold, or implementing additional integration to reduce noise, or implementing soft or hard error correction decoding, or training and applying an adaptive equalizer to mitigate multipath and antenna placement effects. The radio controller and interface 303,determines when a signal has enough strength to provide an adequately low bit error rate (BER), at which point it determines it has finished acquiring synchronization and it then begins to simply track the incoming signal to maintain synchronization. 5 10 15 20 25 30 [069] In selected embodiments, when synchronization is not achieved (i.e., during a signal acquisition mode of operation), the radio controller and interface 301 provides a control signal to the timing generator 325 so as to adjust the phase and/or frequency of the output of the timing generator 325, thus sliding a correlation window within the UWB waveform correlator 320 until a signal of sufficient strength is found and it becomes locked in the proper position. **[070]** The radio controller and interface 303 is preferably a processor-based unit that is implemented either with hard wired logic such as in an application-specific integrated circuit (ASIC), or in a programmable processor. [071] Once synchronized, the receiver 301 provides data to the radio controller and interface 303, which in turn passes the data out for use in an external process through a "data out" line, under the control of an "interface control" bus. The external process may be any one of a number of processes performed with data that is either received via the receiver 301, or transmitted by the transmitter 305 to a remote receiver. **[072]** During a transmit mode of operation, the radio controller and interface 303 receives source data from an external source and applies the data to the encoder 350. The radio controller and interface 303 also provides a control signal to the timing generator 355 for use in identifying the signaling sequence of UWB pulses. The timing generator 355 then generates a transmitter clock signal CLK<sub>T</sub>, which is used to properly synchronize an outgoing signal. 5 10 15 20 25 30 [073] The encoder 350 receives the data from the radio controller and interface 303 and the transmitter clock signal CLK<sub>T</sub> from the timing generator 355 and preprocesses the data so as to provide a timing input for the UWB waveform generator 345 to produce UWB pulses encoded in shape, or time and shape, to convey the data to a remote location. The shapes include, (1) bi-phase modulated signals (+1, -1), (2) multilevel bi-phase signals (+1, +a, -a, -1), (3) quadrature phase signals (+1, -1, +j, -j), (4) multilevel quadrature phase signals (+1, j), (-1, j), (+a, -aj) . . . , (5) pulse position modulation (PPM) signals (same shape pulses transmitted in different candidate time slots), and (6) any combination of the above waveforms, such as bi-phase channel symbols transmitted according to a PPM signaling scheme. [074] The encoder 350 may also provide some identification of the source from which the data comes (such as user ID). In one embodiment, this user ID may be inserted in the transmission sequence as if it were a header of an information packet. In other embodiments, the user ID itself may be employed to encode the data in blocks, such that the receiver receiving the transmission would need to have *a priori* knowledge of the user ID in order to make sense of the data. The output from the encoder 350 is applied to the UWB waveform generator 345. The UWB waveform generator 345 may produce a UWB pulse sequence of one of any number of different schemes. [075] In one modulation scheme the data may be encoded using the relative spacing of transmission pulses, i.e., pulse position modulation (PPM). In other UWB communication schemes where it is possible to manipulate the shape of the pulses, the data may be encoded by exploiting the shape of the pulses. As noted above, examples include, a binary phase signal set, quadrature phase signal set, or even a multilevel signal set as it is in the case of multi-level bi-phase modulation or even multilevel quadrature phase modulation. - 5 [076] Furthermore it should be noted that the present invention is able to combine the use of PPM with other modulation schemes that manipulate the shape of the pulses. In this way, more data bits may be contained per channel symbol transmitted from the transmitter 305. There are numerous advantages to this approach including having a greater number of bits per hertz transmitted, as well as the possibility of reducing the amount of transmit power per channel symbol required to transmit a predetermined amount of data. The output from the UWB generator 345 is then provided to the transmitting antenna 340, which then transmits the UWB energy to an external receiver. - 15 **[077]** As noted above, although a separate receiver 301 and transmitter 305 are shown in Fig. 3, the receiver and transmitter functions may use joint resources such as a common timing generator and/or a common antenna in alternate embodiments. Fig. 4 is a block diagram of a transceiver embodiment of the present invention in which just such a common timing generator and/or a common antenna is employed. - [078] As shown in Fig. 4, the UWB transceiver includes an antenna 460, a transmit/receive (T/R) switch 465, a front end 315, splitter 470, a plurality of correlators 320<sub>1</sub>-320<sub>N</sub>, a radio controller and interface 303, an encoder 350, a waveform generator 345, a set of filters 475, an amplifier 480, and a timing generator module 485. The timing generator module 485 includes an output-timing generator 485<sub>0</sub>, and a plurality of input timing generators 485<sub>1</sub>-485<sub>N</sub>. This embodiment allows multiple fingers (also called arms) to correlate, simultaneously, several time-offset copies of the code with the incoming signal. This simultaneity both increases the speed and efficiency of acquisition and tracking, as well as providing RAKE capabilities to increase 25 30 the SNR. RAKE is a term used to describe the coherent combining of energy from a plurality of multi-path induced replicas of the desired signal. **[079]** The T/R switch 465 connects the antenna 460 to either the amplifier 480, or the front end 315, depending upon whether the transceiver is transmitting or receiving. In alternate embodiments separate transmitting and receiving antennas could be used. 5 10 15 20 25 30 **[080]** When receiving energy through the antenna 460, the received energy is coupled into the T/R switch 465, which passes the energy to a radio front end 315 as an incoming signal. The radio front end 315 filters, extracts noise, and adjusts the amplitude of the incoming signal before providing the same to the splitter 470. **[081]** The splitter 470 divides the incoming signal up into N copies of the incoming signal and applies the N incoming signals to different correlators $320_1$ - $320_N$ . Each of the correlators $320_1$ - $320_N$ receives a clock input signal from a respective input timing generator $485_1$ - $485_N$ of a timing generator module 485 as shown in Fig. 4. Each of these correlators corresponds to a different finger of the transceiver. [082] The timing generators 485<sub>1</sub>-485<sub>N</sub> receive a phase and frequency adjustment signal, as shown in Fig. 4, but may also receive a fast modulation signal or other control signals as well. The radio controller and interface 303 may also provide control signals (e.g., phase, frequency and fast modulation signals, etc.) to the timing generator module 485 for time synchronization and modulation control. The fast modulation control signal may be used to implement, for example, chirp waveforms, PPM waveforms, such as fast time scale PPM waveforms, etc. **[083]** The radio controller and interface 303 also provides control signals to, for example, the encoder 350, the waveform generator 345, the filter set 475, the amplifier 480, the T/R switch 465, the front end 315, the correlators 320<sub>1</sub>-320<sub>N</sub> (corresponding to the UWB waveform correlator 320 of Fig. 3), etc., for controlling, for example, amplifier gains, signal waveforms, filter passbands and notch functions, alternative demodulation and detecting processes, user codes, spreading codes, cover codes, etc. [084] During signal acquisition, the radio controller and interface 303 adjusts the phase input of the first input timing generator 485<sub>1</sub>, to allow the first tracking correlator 320<sub>1</sub> to try and identify and match the timing of the signal produced at the receiver with the timing of the arriving signal. When the received signal and the locally generated signal coincide in time with one another, the radio controller and interface 303 senses the high signal strength or high SNR and begins to track, at which point the receiver is considered synchronized with the received signal. 5 10 15 20 [085] Once synchronized, the receiver will operate in a track mode, where the first input timing generator 485<sub>1</sub> is adjusted by way of a continuing series of phase adjustments to counteract any differences in timing of the first input timing generator 485<sub>1</sub> and the incoming signal. By sensing the mean of the phase adjustment rate over a known period of time, the radio controller and interface 303 can adjust the frequency of the first input timing generator 485<sub>1</sub> so that the mean rate of the phase adjustments becomes zero. [086] The frequency is adjusted in this instance because it is clear from the pattern of phase adjustments that there is a frequency offset between the first input timing generator 485<sub>1</sub> and the clocking of the received signal. Similar operations may be performed on the second through N<sup>th</sup> input timing generators 485<sub>2</sub>-485<sub>N</sub>, so that each finger of the receiver can recover the signal delayed by different amounts, such as the delays caused by multipath (i.e., scattering along different paths via reflecting off of local objects). 25 [087] A feature of the transceiver in Fig. 4 is that it includes a plurality of tracking correlators 320<sub>1</sub>-320<sub>N</sub>. By providing a plurality of correlators, several advantages are obtained. First, it is possible to achieve synchronization more quickly (i.e., by operating parallel sets of correlation fingers to find strong SNR points over different code-wheel segments). 30 Second, during a receive mode of operation, the multiple fingers can resolve and lock onto different multipath components of a signal. Through coherent addition, the UWB communication system uses the energy from the different multipath signal components to reinforce the received signal, thereby improving signal-to-noise ratio. Third, by providing a plurality of tracking correlator fingers, it is also possible to use one or more fingers to continuously scan the channel for a better signal than is being received on other fingers. 5 10 15 30 [088] In one embodiment of the present invention, if and when a scanning finger finds a multipath term with higher SNR than another finger that is being used to demodulate data, the role of the fingers is switched (i.e., the finger with the higher SNR is used to demodulate data, while the finger with the lower SNR begins searching). In this way, the communications system dynamically adapts to changing channel conditions, yet at extremely low cost in power or money since a high-speed signal processor is not required. [089] The radio controller and interface 303 receives the information from the different correlators 320<sub>1</sub>-320<sub>N</sub> and decodes the data. The radio controller and interface 303 also provides control signals for controlling the front end 315, e.g., such as gain, filter selection, filter adaptation, etc., and adjusting the synchronization and tracking operations by way of the timing generator module 485. 20 [090] In addition, the radio controller and interface 303 serves as an interface between the communication link feature of the present invention and other higher level applications that will use the wireless UWB communication link for performing other functions. Some of these functions would include, for example, performing range-finding operations, wireless 25 telephony, file sharing, personal digital assistant (PDA) functions, embedded control functions, location-finding operations, etc. [091] On the transmit portion of the transceiver shown in Fig. 4, an output timing generator 485<sub>0</sub> receives phase, frequency, and/or fast modulation adjustment signals for use in encoding a UWB waveform from the radio controller and interface 303. Data and user codes (via a control signal) are provided to the encoder 350. In an embodiment using time-modulation, command signals (e.g., $\Delta t$ ) are passed to the output-timing generator $485_0$ for providing the time at which to send a pulse. In an embodiment using PPM, data is passed to the timing generator $485_0$ that provides a predetermined time delay at which a pulse will be sent. Regardless, in this way the encoding of the data into the transmitted waveform may be performed. 5 10 15 30 [092] When the shape of the different pulses are modulated according to the data or data and codes, the encoder 350 produces the command signals as a way to select different shapes for generating particular waveforms in the waveform generator 345, as well as for setting the transmitted amplitude. For example, the data may be grouped into multiple data bits per channel symbol. The waveform generator 345 then produces the requested waveform at a particular time as indicated by the timing generator 485<sub>0</sub>. The output of the waveform generator is then filtered in the filter set 475 and amplified in the amplifier 480 before being transmitted via antenna 460 by way of the T/R switch 465. Amplitude control is advantageous because when units are close to each other, the amplitude can be reduced so that the emissions have less likelihood of causing interference to any other radio system. 20 [093] In an alternate embodiment of the present invention, the transmit power is set low enough that the transmitter and receiver are simply alternately powered down without need for the T/R switch 465. Also, in some embodiments of the present invention, neither the filter set 475 nor the amplifier 480 are needed, because the desired power level and spectrum are directly useable from the waveform generator 345. In addition, the filter set 475 and the amplifier 480 may be included in the waveform generator 345 depending on the implementation of the present invention. [094] A feature of the UWB communications system disclosed, is that a transmitted waveform can be made to have a nearly continuous power flow, for example, by using a high chipping rate so that the individual wavelets in the waveform are placed nearly back-to-back. This configuration allows the system to operate at low peak voltages, yet produce ample average transmit power to operate effectively. As a result, sub-micron geometry CMOS switches, for example, running at one-volt levels, can be used to directly drive the antenna 460 such that the amplifier 480 is not required. In this way, the entire radio can be integrated onto a single monolithic integrated circuit. 5 10 15 20 25 30 **[095]** As noted, under certain operating conditions, the system can be operated without the filter set 475. If, however, the system is to be operated with another radio system, the filter set 475 can be used to provide a notch function to limit interference with other radio system. In this way, the system can operate simultaneously with other radio systems, providing advantages over conventional devices that use avalanching type devices connected straight to an antenna, such that it is difficult to include filters therein. [1096] Fig. 5 is a block diagram of a transceiver according to a preferred embodiment of the present invention that shows in more detail how the selfnoise cancellation feature and mode selector are employed. As shown in Fig. 5, the transceiver 500 includes an antenna 505, an antenna switch 510, a front end 515, an early/late subtraction circuit 520, a phase/frequency agile clock and FM encoder (PFAC) 525, a shunt switch 527, first and second signal switches 530 and 535, first and second divide circuit 540 and 545, a TX data switch 547, a UWB pulse forming network (PFN) and encoder 550, a main mixer 555, an error mixer 560, timing logic 565, a main error bandpass variable gain and bandwidth amplifier (main BP amplifier) 567, an error band-pass variable gain and bandwidth amplifier (error BP amplifier) 568, an error channel integrator/sample circuit 570, a main channel integrator/sample circuit 575, an error channel A/D converter 580, a main channel A/D converter 585, and a radio controller/processor and interface (RCPI) unit 595. In Fig. 5, control signal paths are shown as dotted lines, data signal paths and timing signal paths are shown as solid lines, and signal leakage paths are shown as dashed lines. [097] The antenna 505 operates in a receive mode to convert received UWB electromagnetic waveforms into an electrical signal (or an optical signal) for subsequent processing, and operates in a transmit mode to convert an electrical signal (or an optical signal) into an electromagnetic waveform. The antenna 505 is connected via the antenna switch 510 to either the front end 515 during a receive operation, or to the PFN 550 via the first and second signal switches 530 and 535 during a transmit operation. 5 10 15 20 30 [098] In this embodiment the front end 515 preferably contains a tunable filter and low noise amplifier (LNA) with gain control, although this can be varied in alternate embodiments. The front end 515 receives the signal from the antenna 505 (via the antenna switch 510) and operates to cancel unwanted, in-band radio frequency interference. The early/late subtraction circuitry 520 receives the output of the front end 515 and operates to produce an error signal proportional to the offset in time between the incoming signal and pulse timing at the mixers 555 and 560. The error signal is derived from the PFAC 525, which in turn is controlled by a feedback loop through the RCPI unit 595. **[099]** The antenna switch 510, the shunt switch 527, and the first signal switch 530 operate in response to a single T/R switch control signal to select a transmit or receive mode. In the receive mode, the antenna switch 510 is connected to the front end 515, the shunt switch 527 is connected to ground to improve the isolation of the antenna 505, and the first signal switch 530 is connected to the mixers 555 and 560. In this case the first signal switch 530 sends a modulated waveform to the LO ports of mixers 555 and 560. 25 **[0100]** In the transmit mode, the antenna switch 510 and the first signal switch 530 are connected to each other, and the shunt switch 527 is connected to an open circuit. In this case the first signal switch 530 sends a modulated waveform to the antenna 505 via the antenna switch 510. [0101] The second signal switch 535 and the TX data switch 547 determine the operation mode of the transceiver 500, either a UWB mode or a narrowband (NB) mode, and thus the source of the modulated waveform mentioned above. In a UWB mode, the second signal switch 535 is connected to the PFN 550 to select the use of a UWB signal, and the TX data switch 547 is connected to the PFN 525. In an NB mode, the second signal switch 535 is connected to the first divide circuit 540 to select the use of a relatively narrow band signal, and the TX data switch 547 is connected to the PFAC 525. Thus in a UWB mode the PFN 550 provides a modulated pulse stream to the second signal switch 535, and in an NB mode the first divide circuit 540 provides either an FM signal or a tone to the second signal switch 535. 5 . 20 25 30 10 [0102] The PFAC 525 provides a steady base clock signal that may be used for the reception of the incoming signal, e.g., 4.8 GHz in one preferred embodiment. The first and the second divide circuits 540 and 545 receive the base clock signal from the agile clock 525 and divide this clock output by set integer amounts M and N to generate the first and second divided clock signals, respectively. In the embodiment described below, M=2 and N=3, though these numbers could be varied as needed. **[0103]** The first divide circuit 540 outputs a first divided clock signal with a frequency (1/M) times that of the base clock signal (one-half in the described embodiment), and the second divide circuit 545 outputs a second divided clock signal with a frequency (1/N) times that of the base clock signal (one-third in the described embodiment). Thus, if M=2, N=3, and the PFAC 525 provides a base clock signal at 4.8 GHz, the first divide circuit 540 provides a first divided clock signal at 2.4 GHz, and the second divide circuit 545 provides a second divided clock signal at 1.6 GHz. In alternate embodiments with different values for M and N, the outputs of the first and second divide circuits 540 and 545 would vary accordingly. **[0104]** The first divide circuit 540 provides the first divided clock signal to the main channel mixer 555 and the error channel mixer 560, when connected by the first and second signal control switches 530 and 535. The first divided clock signal is then used for the conversion of the waveform received from the front end 515. The second divide circuit 545 provides the second divided clock signal to the PFN 550. **[0105]** The PFN 550 receives the second divided clock signal from the second divide circuit 545 to establish the output pulse times, and the TX data signal and a code and code-length control signal from RCPI 595. Based on these signals, the PFN 550 produces a signal consisting of a series of UWB bi-phase pulses. When the second signal switch 535 is set for UWB mode and first signal switch 530 is set to receive mode, the signal produced by the PFN 550 is mixed with the incoming RF signals in the main channel mixer 555, and is mixed with the RF error signal in error mixer 560. 5 10 15 20 25 30 [0106] The main mixer 555 receives a copy of the incoming signal filtered through the front end 515 and mixes it with another signal received from the first signal switch 530. The identity of the other signal depends upon the setting of the second signal switch 535. If the second signal switch 535 is set to an NB mode, the mixed signal will be the first divided clock signal from the first dividing circuit 540. If the second signal switch 535 is set to a UWB mode, the mixed signal will be the UWB bi-phase signal output from the PFN 550. The output of the main mixer 555 is provided to the main integrator/sampler circuit 575, but has its DC portion blocked by the main BP amplifier 567. Since any LO leakage correlates to a DC value through this mixer, and DC is not passed, LO leakage errors do not propagate to the A/D converters 580 and 585, where the data is fully demodulated. . 4 **[0107]** The timing logic 565 receives a timing clock signal from the PFAC 525 and a timing logic control signal, and provides both a timing signal to the error channel and main channel integrator/sampler circuits 570 and 575, and an time-aligned A/D clock signal (e.g., at 200 MHz) to the an error channel and main channel A/D converters 580 and 585. [0108] The main channel integrator/sampler circuit 575 receives the AC portion of the output of the main mixer 555 and the timing signal from the timing logic 565. Based on these signals, the main channel integrator/sample circuit 575 integrates the main signal over a full bit-period centered on the incoming bit energy, holds the analog value to allow the A/D converter 585 a full bit-period to digitize the value, and then discharges. The main channel A/D converter 585 then converts the integrated main signal to a digital value and provides that value to the RCPI 595. - 5 **[0109]** The error channel mixer 560 receives a copy of the same input signal received by the main channel mixer 555 (i.e., the UWB bi-phase signals from the PFN 550 or the second divided clock signal from the second divider 540) and a copy of the incoming signal that has been differenced by the early/late subtractor 520 and mixes these two signals. - 10 [0110] Figs. 10A to 10C show three different embodiments for the early/late subtractor 520. As shown in Figs. 10A to 10C, the early/late subtractor 520 subtracts two copies of the input signal where the first is slightly earlier than the signal at the input to main mixer 555, and the second is delayed so it is slightly later than the signal at the input to main mixer 555; hence the name "early/late subtraction." - [0111] As shown in Fig. 10A, one embodiment of the early/late subtractor 520 includes a 180 degree hybrid coupler 1005 and a 0 degree coupler 1010. The 180 degree hybrid coupler 1005 is coupled to the 0 degree coupler through two different length lines, L<sub>1</sub> and L<sub>2</sub>, which forms the desired subtraction function. 20 25 30 - [0112] As shown in Fig. 10B, another embodiment of the early/late subtractor 520 includes a shorted stub having an impedance $Z_0/2$ that is 1/2 the impedance $Z_0$ of the main line, and matched source and load impedance. The wave reflected from the short is an inverted and delayed replica that subtracts in the desired manner. - **[0113]** As shown in Fig. 10C, yet another embodiment of the early/late subtractor 520 simply splits the signal into two paths, for example, with a resistive splitter 1020. One path then uses inverting buffer amplifiers 1025 to form a delayed and inverted signal, which is summed with the other path at a coupler 1030 to form the desired subtraction. **[0114]** Yet another alternative (not shown) is to use three mixers, and delay the LO signal incrementally between the three mixers, with the mid delay being the main mixer (e.g. 555) and the outputs of the other two mixers being combined to form the desired subtraction, effectively providing the same signal as the one coming out of mixer 560 as shown in Fig. 5. 5 10 15 20 25 30 **[0115]** After being mixed in the error channel mixer 560, the resulting error signal is then biased above or below ground by the error channel mixer 560 depending on whether the timing of the LO signal is leading or lagging the input signal. This signal is then passed through the error BP amplifier 568, and is then integrated and sampled in the error channel integrator/sampler circuit 570, and is then digitized in the error channel A/D converter 580, where it is provided to the RCPI 595, which controls a feedback loop through the PFAC 525. [0116] Fig. 11A and 11B are circuit diagrams showing preferred embodiments of a variable bandwidth amplifiers 567 and 568 with no gain at DC. d [0117] Figs. 12A and 12B show two embodiments of the integrate/sampler circuits 570 and 575, including the capability of inverting those pieces of the bit that were inverted due to the transmitted code being different from the code used to generate the LO signal. The circuit of Fig. 12A includes first, second, and third integrators 1205, 1210, and 1215, first and second input switches 1220 and 1225, first and second output switches 1230 and 1235, as well as additional switches SW, capacitors C and resistors R. The circuit of Fig. 12B includes first, second, and third integrators 1205, 1210, and 1215, first and second output switches 1230 and 1235, as well as additional switches SW, capacitors C and resistors R. [0118] Fig. 12A shows separately commutating the switches 1220, 1225, 1230, and 1235 to allow the output to be a staircase analog signal with a full bit period for the A/D to capture the value. TABLE 1 shows how the first through third integrators 1205, 1210, and 1215 cycle between the integrate/hold/discharge modes such that the output signal is always switched to the integrator that is in the hold mode. The pair of switches at the input allow the signal to be inverted to undo any inversions made by virtue of the LO signal. [0119] Fig. 12B is similar to Fig. 12A, except that 12 switches are used at the input instead of 8. This allows the advantage of a better-balanced layout, and that the signal need only go through a single output switch 1230 or 1235, instead both an input and an output switch. 5 10 [0120] TABLE 1 shows the operation of the first through third integrators 1205, 1210, and 1215 in Figs. 12A and 12B. As shown in Table 1, when the input and output switches 1220, 1225, 1230, and 1235 are in position 1 in either Fig. 12A or 12B, the first integrator 1205 integrates, the second integrator 1210 discharges, and the third integrator 1215 holds. When the switches are in position 2, the first integrator 1205 holds, the second integrator 1210 integrates, and the third integrator 1215 discharges. When the switches are in position 1, the first integrator 1205 discharges, the second integrator 1210 holds, and the third integrator 1215 integrates. TABLE 1 | | First Integrator | Second Integrator | Third Integrator | |-------------------|------------------|-------------------|------------------| | Switch Position 1 | Integrate | Hold | Discharge | | Switch Position 2 | Discharge | Integrate | Hold | | Switch Position 3 | Hold | Discharge | Integrate | [0121] Fig. 13 shows the integrator with the addition of switched capacitors to adjust the gain. 20 [0122] Fig. 14 is block diagram of the RCPI 595 of Fig. 5 according to a preferred embodiment of the present invention. As shown in Fig. 14, the RCPI 595 includes an error SNR improvement processing circuit 1400, a main error SNR improvement processing circuit 1405, a error path mixer 1410, a sign function block 1415, a phase/frequency acquisition and tracking (PFAT) logic circuit 1420, a digital RFI extractor 1425, an adaptive equalizer 1430, a receiving forward error correction and interleave and data whitening decoder logic (FEC&I and DWDL) circuit 1435, a bit alignment and framing logic block 1440, a control and transmit buffer logic block 1445, a media access controller (MAC) block 150, and a transmitting forward error correction and interleave and data whitening encoder logic (FEC&I and DWDL) block 1455. 5 10 15 20 25 **[0123]** In operation, the error SNR improvement processing circuit 1400 receives the error signal from the error channel A/D 580 converter, and the main error SNR improvement processing circuit 1405 receives the main signal from the main channel A/D converter 585. These blocks apply additional integration by summing across an integer number of bits, according to a known code. If required, depending on the stability of the integrator/sample circuits and A/D converters, they can estimate residual bias errors and subtract them from the data to improve the raw BER. Depending on the latency through the other algorithms, they can also implement the RFI processing algorithms such as in the digital RFI extractor 1425, the equalizer algorithms such as in the adaptive equalizer 1430, and the FEC etc. as in the FEC&I and DWDL circuit 1435. [0124] The sign block 1415 receives the output from the main error SNR improvement processing circuit 1405 and produces a 1 if the input is positive and a negative 1 if the input is negative to generate a sign signal that is either a +1 or a -1. [0125] The error path multiplier 1410 receives the output of the error SNR improvement processing circuit 1400 and the sign signal from the sign block 1415 and multiplies the two to obtain a signed result. Since the sign of the error signal from the main channel A/D converter 580 alternates with the data, the error path mixer 1410 multiplies the error term by +1 or -1 depending on the data, so that an output error term has the right sign for the feedback loop, independent of the data. 30 **[0126]** The phase/frequency acquisition and tracking (PFAT) logic circuit 1420 receives the error signal from the error path mixer 1410 and makes phase adjustments until a signal of sufficient BER is found to establish a channel. Once found, PFAT 1420 tracks the incoming signal timing and makes adjustments to the frequency control, so that the system can coast through various data bursts without loosing synchronization. - 5 **[0127]** The digital RFI extractor 1425 receives the output of main SNR improvement processing block 1405 and works to mitigate residual RFI that was not sufficiently filtered out in the previous stages. - **[0128]** The adaptive equalizer 1430 evaluates the intersymbol interference and adaptively finds weights that can be used to remove intersymbol interference. This function is useful in extreme multipath environments such as indoor offices and industrial work areas. 10 15 - **[0129]** The receiving FEC&I and DWDL circuit 1435 decodes any convolutional and/or block forward error correcting code (FEC), any interleaving that was applied, and any data-whitening function such as a polynomial whitener. - [0130] The bit alignment and framing circuit 1440 takes the serial stream of data, looks for the special header sequences that identify the start of frame, etc. and decodes the appropriate header information allowing it to recreate the bytes and data packet out of the stream of bits being sent. - 20 [0131] The control and transmit buffer 1445 must accept commands from the MAC 1450 that do things like setting up the registers in the radio that define how it operates, control when reception occurs, when transmissions occur, the parameters and modes to be used at any time, and receive blocks of data that are to be sent. - 25 **[0132]** The transmitting FEC&I and DWDL circuit 1455 does several related things. It encodes the data by adding bits that will allow it to correct for errors. It interleaves the data so that a burst of errors appears to be randomly spaced errors after de-interleaving, which allows the FEC to work better. It also applies a whitening function that prevents the radio from transmitting tones that could interfere with other radio systems. Taken together, they allow the radio to operate more robustly in most environments. **[0133]** The MAC (Media Access Control) 1450, is the process that establishes the protocol that each radio uses to establish a connection and pass data. It is the interface between the a host computer, for example, and the physical radio. 5 10 15 20 **[0134]** Returning to Fig. 5, since the sign of the error signal from A/D 580 alternates with the data, the RCPI 595 multiplies the error term by +1 or -1 depending on the data, so that an output error term has the right sign for the feedback loop, independent of the data (see the error path mixer 1410 in Fig. 14). **[0135]** The signal received at the antenna 505 may be a UWB signal or another kind of signal, e.g., a Bluetooth (BT) signal. Bluetooth signals employ a frequency shift keyed (FSK) modulation on top of a frequency hopped spread spectrum (FHSS) modulation scheme. It operates in the industrial-scientific-medical (ISM) band (2.4 to 2.5 GHz), detailed features of which are discussed in "Specification of the Bluetooth System", v1.0b, December 1, 1999, Core-Specification-Volume 1, Profiles Specification-Volume 2, the entire contents of which are incorporated herein by reference, and are available at <a href="https://www.bluetooth.com">www.bluetooth.com</a>. This specification is currently in the process of becoming the IEEE 802.15.1 standard. Like UWB, the Bluetooth radio uses time domain duplex (TDD) so as to make the hardware simpler since components can be time-shared between the transmitter and receiver functions. This feature saves power and cost. 25 [0136] In this transceiver 500, either UWB signal energy or energy from another type of waveform (e.g., from a Bluetooth (BT) waveform) is received through the antenna 505. When the antenna switch 510 is set to pass the received signal through the front end 515, the transceiver is in the receive mode. When the antenna switch 510 is set to connect the antenna to the first signal switch 530, the transceiver is in the transmit mode and the first signal switch 530 is set to connect the antenna to the second signal switch 535. [0137] The second signal switch 535 is set to connect the antenna to the UWB PFN 500, if the transceiver is in UWB mode, or it is set to connect the antenna to the phase/frequency agile clock and FM encoder, via divider 540, if the transceiver is in a conventional mode. So the same PFAC is used for (1) driving the PFN timing in a UWB receive mode, (2) driving the PFN timing in a UWB transmit mode, (3) generating FSK and frequency hop or other FM modulation signals for receiving in a BT or other NB mode, and (4) generating FSK and frequency hop or other FM modulation signals for transmitting in a BT or other NB mode. These four options are determined by 5 10 15 20 25 30 **[0138]** Both the first and second dividers 540 and 545, as well as the first and second signal switches 530 and 535 cooperate with one another under the control of a processor (in the RCPI 595 in this embodiment, as shown in more detail in Fig. 14) to configure the transceiver 500 to operate either in a UWB mode of operation or in another receive mode of operation (such as Bluetooth). the settings of the first and second signal switches 530 and 535. **[0139]** In this circuit, the risk of direct conversion reception is mitigated by the use of a phase/frequency agile clock and FM encoder 525 that operates at a higher frequency than the frequency that is actually applied to the mixer main channel mixer 555. This way, energy that is produced by clock 525, is out of band, and only the divided down frequency at the output of 540 may couple into the antenna 505 via a leakage path L<sub>1</sub>. This leakage is kept to a minimum by confining this divided down signal. It is possible to limit the line length as well as the active circuitry required. It is also possible to use an intermediate frequency at the output of main mixer 555 as long as all spectral terms can be captured in the Nyquist bandwidth of sampler 575 and A/D 585. Because the bit rate of the UWB radio is often in excess of 100 Mbps, A/D 585 will typically have a Nyquist bandwidth extending to 50 MHz, making IF sampling easy to accomplish. By using IF sampling, all demodulation is done digitally were it can be programmed and changed to meet demands unforeseen at the time the radio is engineered. **[0140]** Another technique employed by the present invention to mitigate the effect of self-interference is described with reference to the waveforms of Figs. 6A-6E. Fig. 6A shows an exemplary RF UWB signal that may be received by the receiver antenna 505 of Fig. 5 and ultimately provided to the input of the main channel mixer 555. As can be seen, the pattern of received wavelets shows two non-inverted wavelets 601, 602, followed by an inverted wavelet 603, followed by a non-inverted wavelet 604 (i.e. a 1101 digital pattern). 5 10 15 20 **[0141]** If the signal provided by PFN 550 to the main channel mixer 555 has the same phase as the received RF signals, then the signal provided by the PFN 550 would appear as shown in Fig. 6B. As shown in Fig. 6B, the pattern of generated wavelets shows two non-inverted wavelets 611, 612, followed by an inverted wavelet 613, followed by a non-inverted wavelet 614, i.e., a signal identical to the signal in Fig. 6A. [0142] Fig. 6C shows an example of the signal output from the main channel mixer 555 and input to the main channel integrator/sampler 575 when the main channel mixer 555 receives the two signals shown in Figs. 6A and 6B. As can be seen in Fig. 6C, all of the energy in the signal of Fig. 6C has the same sign. (In this example it includes four positive terms 621, 622, 623, and 624.) This means that the integration result from the main channel integrator/sampler 575 will monotonically increase (in a noiseless case) and thus will always rise above 0 volts before detection is made. 25 [0143] As recognized by the present inventor, the local oscillator leakage problem is a limitation of this positively sloped integration approach. If there is leakage along the leakage path L<sub>1</sub> that couples PFN 550 with the antenna 505 (See Fig. 5), an unintended in-band signal may be generated that influences the integration process. The leakage signal is coherent with the desired signal and tends to bias the integration signal arbitrarily positively or negatively depending on the phase of the leakage term and its alignment with the LO signal. **[0144]** In addition, the main channel mixer 555 itself will have a bias term that tends to drift. Thus, if the energy through the leakage path L<sub>1</sub> moves as a function of the reflection obstacle with which it interacts, it causes fairly significant "noisy" integration results. Noisy integration in turn increases likelihood of bit-errors, thus limiting performance, often severely. 5 10 15 20 25 30 **[0145]** A technique for counteracting the self-interference is to periodically invert a set number of wavelets. Figs. 6D and 6E shows an example where the second half of the wavelets are inverted. In particular, Fig. 6D takes the signal shown in Fig. 6A and inverts last pair of wavelets. **[0146]** As shown in Fig. 6D, the pattern of generated wavelets shows two non-inverted wavelets 601, 602, followed by a non-inverted wavelet 633, followed by an inverted wavelet 644. The third and the fourth wavelets 633 and 634 are inverted with regard to the third and fourth wavelets 603 and 604 shown in Fig. 6A. It should be noted, however, that although this embodiment shows a pair of wavelets being inverted, the number of inverted wavelets and the frequency of inversion may be varied as desired. [0147] As a consequence of this wavelet inversion, the integration waveform, as shown in Fig. 6E, will have two positive terms 651 and 652; followed by two negative terms 653 and 654. In this embodiment, if energy does leak back through the antenna (310, 460, 505), the leakage will still tend to integrate to a DC term. But the key is that the amplifiers do not pass DC. So even if there is a leakage term, it is blocked so that it cannot affect the bit decisions. Consequently, the risk of a floating bias is reduced by this self-leveling technique because the bias term is destroyed. [0148] The effect of the inversion, however, must be undone, because as it stands, the desired signal integrates to zero. This can be undone in several ways. First, the integrator/sample circuits 570 and 575, along with A/D's 580, and 585 can be clocked at twice the bit clock. In this case, the first sample is the integral of the first half of a bit, and the second sample is the negative integral of the second half of a bit. By simply subtracting the second sample from the first, the integral of the full bit is obtained, and at the same time, any DC offset or temporary bias is canceled. The advantage of this approach is that the DC offset and 1/f noise all the way into the A/D's is canceled. The disadvantage is that the A/D had to run at twice the speed, which raises the power consumption. 5 10 15 20 - 25 30 **[0149]** A second way to undo the inversion, is to invert the last half of the signal just prior in the integrator/sample circuits. This way, not only is the leakage term destroyed in the amplifiers that do not pass DC, but 1/f noise in the active and passive devices is also canceled immediately prior to the integrator, which provides the detected value. By the time the signal is integrated, its value is typically much higher than the residual noise. As a result, the loss of using this approach as opposed to doubling the A/D clock is minimal. energy away from DC and to the first, third, and fifth etc. harmonics of the bit clock, because the signal of interest is essentially a square wave as opposed to DC. Since most of the energy is in the first and third harmonics, the amplifiers 567 and 568, after mixers 555 and 560, need only pass, for example, 300 MHz signals, even though the original signal may have had 4 GHz of bandwidth. Since it is much easier at low frequencies to get high gain without oscillations, low noise and low power, as opposed to at 3 to 7 GHz for example, this technique makes for a much simpler and better performing radio. Furthermore, it lends itself to direct IF sampling receiver architectures so that a software defined multi-mode radio can be built with very little additional circuitry. **[0151]** Thus, using the inversion technique shown in Fig. 6D reduces the effect of bias terms that arise because of an LO leakage path, and the bias terms that may be present with main channel mixer 555, as well as low frequency noise in the following amplifier chains such as 567 and 568, and at the same time adds the capability to provide a software defined multimode (i.e. AM, FM, PSK, FSK, QPSK, QAM, etc.) radio. **[0152]** Fig. 7 is a flow chart showing a process for selecting different modes of operation according to a preferred embodiment of the present invention. The process begins in step S705 where a controller employed in the transceiver identifies a default mode of operation. In the present preferred embodiment the default mode is a UWB mode of operation, though this could vary for alternate embodiments. [0153] Then in step S710, a query is made regarding whether another mode of operation is selected. In alternate embodiments, this could be achieved by receiving a signal indicating that the transceiver has identified a received signal as a non-UWB signal, or could be done through user selection. 10 15 20 25 30 **[0154]** The exact mode of operation that will be used to receive the signal is determined by steps S710 and S720. If the response to the inquiry in step S710 is negative, the default mode of operation is used and the process proceeds directly to step S715 without selecting a different mode. If, however, the response to the inquiry in step S710 is affirmative, a different mode of operation is necessary, and so the process first proceeds to step: S720 where the mode is switched from the default mode to the other selected mode before proceeding to step S715. Regardless, the signal is received in step S715 in the selected mode, whether that is the default mode or an alternate mode. **[0155]** After the signal is received in step S715, either in the default mode or a newly-selected mode, a self-interference mitigation operation is performed in step S725. Subsequently, the signal is decoded in step S730 and the process ends. **[0156]** In step S715, if in the UWB mode, the PFN 550 purposefully produces predetermined groups of wavelets that are inverted with respect to the wavelets that are expected to be received. Preferably, the number of inverted wavelets is equal in number to an adjacent set of non-inverted wavelets so that the integrator will tend to produce a zero integration result when integrating over both the inverted wavelets and non-inverted wavelets. **[0157]** Fig. 8 shows an alternate technique where the waveform itself is detected in order to determine what mode of operation in which this receiver will operate. This functionality is advantageous since users would not need to concern themselves with setting anything on the radio. It would just power up and work. The process begins in step S805 where signal energy is received at the antenna (310, 460, 505). Then in step S810, the particular type of waveform contained at the received signal energy is detected. 5 30 10 [0158] In step S815, an inquiry is made whether the detected waveform is known. If the response to the inquiry in step S815 is negative, the process proceeds to step S830 where the radio cycles through waveforms of interest, with priority emphasis if desired, cycling in a loop through inquiry block S835 until a desired signal is found, and step S840 is started. In step S840 the receiver is configured based on the detected waveform to form the appropriate signal processing, demodulator, and decoder. Once the configuration is complete, step S845 is started, where the signal is decoded and the link is established. If, however, the response to the inquiry in step S815 is affirmative, the process proceeds directly to step S840. The UWB transceiver of Figs. 3 and 4 may be used to perform a radio transport function for interfacing with different applications as part of a stacked protocol architecture. In such a configuration, the UWB transceiver performs signal creation, transmission, and reception functions as a communications service to applications that send data to the transceiver and receive data from the transceiver much like a wired I/O port. Moreover, the UWB transceiver may be used to provide a wireless communications function to any one of a variety of devices that may include interconnection to other devices either by way of wired technology or wireless technology. **[0159]** Thus, the UWB transceiver of Fig. 3 may be used as part of a local area network (LAN) connecting fixed structures or as part of a wireless personal area network (WPAN) connecting mobile devices, for example. In any such implementation, all or a portion of the present invention may be conveniently implemented in a microprocessor system using conventional general purpose microprocessors programmed according to the teachings of the present invention, as will be apparent to those skilled in the microprocessor systems art. Appropriate software can be readily prepared by programmers of ordinary skill based on the teachings of the present disclosure, as will be apparent to those skilled in the software art. 5 10 15 25 30 **[0160]** Fig. 9 illustrates a processor system 900 according to a preferred embodiment of the present invention. In this embodiment, the processor system 900 includes a processor unit 901, a display 915, one or more input devices 917, a cursor control 919, a printer 921, a network link 923, a communications network 925, a host computer 927, an Internet Protocol (IP) network 929, and a mobile device 931. The processor unit 901 includes a bus 903, a processor 905, a main memory 907, a read only memory (ROM) 909, a storage device 911, and a communication interface 913. Alternate embodiments may omit various elements. **[0161]** The bus 903 operates to communicate information throughout the processor unit. It is preferably a data bus or other communication mechanism for communicating information. 20 **[0162]** The processor 905 is coupled with the bus 903 and operates to process the information. **[0163]** The main memory 907 may be a random access memory (RAM) or other dynamic storage device (e.g., dynamic RAM (DRAM), static RAM (SRAM), synchronous DRAM (SDRAM), flash RAM). It is preferably coupled to the bus 903 for storing information and instructions to be executed by the processor 905. In addition, a main memory 907 may be used for storing temporary variables or other intermediate information during execution of instructions to be executed by the processor 905. [0164] The ROM 909 may be a simple read-only memory, or may be another kind of static storage device (e.g., programmable ROM (PROM), erasable PROM (EPROM), and electrically erasable PROM (EEPROM)). It is coupled to the bus 903 and stores static information and instructions for the processor 905. [0165] The storage device 911 may be a magnetic disk, an optical disc, or any other device suitable for storing data. It is provided and coupled to the bus 903 and stores information and instructions. 5 10 15 [0166] The processor unit 901 may also include special purpose logic devices (e.g., application-specific integrated circuits (ASICs)) or configurable logic devices (e.g., simple programmable logic devices (SPLDs), complex programmable logic devices (CPLDs), or re-programmable field programmable gate arrays (FPGAs)). Other removable media devices (e.g., a compact disc, a tape, and a removable magneto-optical media) or fixed, high-density media drives, may be added to the processor unit 901 using an appropriate device bus (e.g., a small system interface (SCSI) bus, an enhanced integrated device electronics (IDE) bus, or an ultra-direct memory access (DMA) bus). The processor unit 901 may additionally include a compact disc reader, a compact disc reader-writer unit, or a compact disc jukebox, each of which may be connected to the same device bus or another device bus. 20 [0167] The processor system 901 may be coupled via the bus 903 to the display 915. The display unit may be a cathode ray tube (CRT), a liquid crystal display (LCD), or any other suitable device for displaying information to a system user. The display 915 may be controlled by a display or graphics card. [0168] The processor system 901 is also preferably connected to the one or more input devices 917 and a cursor control 919 for communicating information and command selections to the processor 905. The one or more input devices may include a keyboard, keypad, or other device for transferring information and command selections. The cursor control 919 may be a mouse, a trackball, cursor direction keys, or any suitable device for communicating direction information and command selections to the processor 905 and for controlling cursor movement on the display 915. **[0169]** In addition, a printer 921 may provide printed listings of the data structures or any other data stored and/or generated by the processor system 901. 5 10 15 : 20 25 30 **[0170]** The processor unit 901 performs a portion or all of the processing steps of preferred embodiments of the present invention in response to the processor 905 executing one or more sequences of one or more instructions contained in a memory, such as the main memory 907. Such instructions may be read into the main memory 907 from another computer-readable medium, such as a storage device 911. One or more processors in a multiprocessing arrangement may also be employed to execute the sequences of instructions contained in the main memory 907. In alternative embodiments, hard-wired circuitry may be used in place of or in combination with software instructions. Thus, embodiments are not limited to any specific combination of hardware circuitry and software. **[0171]** As stated above, the processor unit 901 includes at least one computer readable medium or memory programmed according to the teachings of the invention and for containing data structures, tables, records, or other data described herein. Stored on any one or on a combination of computer readable media, the present invention includes software for controlling the system 901, for driving a device or devices for implementing the invention, and for enabling the system 901 to interact with a human user. Such software may include, but is not limited to, device drivers, operating systems, development tools, and applications software. Such computer readable media further includes the computer program product of the present invention for performing all or a portion (if processing is distributed) of the processing performed in implementing the invention. [0172] The computer code devices of the present invention may be any interpreted or executable code mechanism, including but not limited to scripts, interpretable programs, dynamic link libraries, Java or other object oriented classes, and complete executable programs. Moreover, parts of the processing of the present invention may be distributed for better performance, reliability, and/or cost. **[0173]** The term "computer readable medium" as used herein refers to any medium that participates in providing instructions to the processor 905 for execution. A computer readable medium may take many forms, including but not limited to, non-volatile media, volatile media, and transmission media. Non-volatile media includes, for example, optical, magnetic disks, and magneto-optical disks, such as the storage device 911. Volatile media includes dynamic memory, such as the main memory 907. Transmission media includes coaxial cables, copper wire and fiber optics, including the wires that comprise the bus 903. Transmission media may also take the form of acoustic or light waves, such as those generated during radio wave and infrared data communications. 5 10 15 20 25 30 [0174] Common forms of computer readable media include, for example, hard disks, floppy disks, tape, magneto-optical disks, PROMs (EPROM, EEPROM, Flash EPROM), DRAM, SRAM, SDRAM, or any other magnetic medium, compact disks (e.g., CD-ROM), or any other optical medium, punch cards, paper tape, or other physical medium with patterns of holes, a carrier wave, carrierless transmissions, or any other medium from which a system can read. [0175] Various forms of computer readable media may be involved in providing one or more sequences of one or more instructions to the processor 905 for execution. For example, the instructions may initially be carried on a magnetic disk of a remote computer. The remote computer can load the instructions for implementing all or a portion of the present invention remotely into a dynamic memory and send the instructions over a telephone line using a modem. A modem local to system 901 may receive the data on the telephone line and use an infrared transmitter to convert the data to an infrared signal. An infrared detector coupled to the bus 903 can receive the data carried in the infrared signal and place the data on the bus 903. The bus 903 carries the data to the main memory 907, from which the processor 905 retrieves and executes the instructions. The instructions received by the main memory 907 may optionally be stored on a storage device 911 either before or after execution by the processor 905. - [0176] The communications interface 913 provides a two-way UWB data communication coupling to a network link 923, which is connected to the communications network 925. The communications network 925 may be a local area network (LAN), a personal area network (PAN), or the like. For example, the communication interface 913 may be a network interface card and the communications network may be a packet switched UWB-enabled PAN. As another example, the communication interface 913 may be a UWB accessible asymmetrical digital subscriber line (ADSL) card, an integrated services digital network (ISDN) card, or a modem to provide a data communication connection to a corresponding type of communications line. - 15 [0177] The communications interface 913 may also include the hardware to provide a two-way wireless communications coupling other than a UWB coupling, or a hardwired coupling to the network link 923. Thus, the communications interface 913 may incorporate the UWB transceiver of Fig. 1 or Fig. 8 as part of a universal interface that includes hardwired and non-UWB wireless communications coupling to the network link 923. - [0178] The network link 923 typically provides data communication through one or more networks to other data devices. For example, the network link 923 may provide a connection through a LAN to the host computer 927 or to data equipment operated by a service provider, which provides data communication services through the IP network 929. Moreover, the network link 923 may provide a connection through the communications network 925 to the mobile device 931, e.g., a personal data assistant (PDA), laptop computer, or cellular telephone. 25 [0179] The communications network 925 and IP network 929 both preferably use electrical, electromagnetic, or optical signals that carry digital data streams. The signals through the various networks and the signals on the network link 923 and through the communication interface 913, which carry the digital data to and from the system 901, are exemplary forms of carrier waves transporting the information. The processor unit 901 can transmit notifications and receive data, including program code, through the communications network 925, the network link 923, and the communication interface 913. 5 10 **[0180]** Obviously, numerous modifications and variations of the present invention are possible in light of the above teachings. It is therefore to be understood that within the scope of the appended claims, the invention may be practiced otherwise than as specifically described herein. ## **Claims** 5 10 15 We claim: 1. A self-noise cancellation mechanism for reducing performance degradation as a result of self-generated noise, comprising: a pulse-forming network for producing an internally-generated UWB bi-phase signal having a first arranged pattern; a mixer for combining the UWB bi-phase signals with an incoming RF UWB signal having a second set pattern; and an integrator for accumulating an output of the mixer, wherein the first arranged pattern comprises a first set of bi-phase wavelets and an adjacent second set of bi-phase wavelets, wherein the second arranged pattern comprises a third set of biphase wavelets and an adjacent fourth set of bi-phase wavelets, wherein the first set of bi-phase wavelets and the third set of bi-phase wavelets are the same in wave shape and polarity, and wherein the second set of bi-phase wavelets and the fourth set of biphase wavelets are the same in wave shape, but are inverted in polarity. - 2. A self-noise cancellation mechanism as recited in claim 1, wherein the first and third sets of bi-phase wavelets each comprise two wavelets. - 3. A UWB self-noise cancellation mechanism as recited in claim 1, wherein the second and third sets of bi-phase wavelets each comprise two wavelets. 25 20 - 4. A self-noise cancellation mechanism as recited in claim 1, wherein the first, second, third, and fourth sets of bi-phase wavelets all have equal number of wavelets. - 5. A self-noise cancellation mechanism as recited in claim 1, further comprising an antenna for receiving the incoming RF UWB signal. - 6. A self-noise cancellation mechanism as recited in claim 5, further comprising a front end circuit located between the antenna and the mixer for processing the incoming RF UWB signal. - 7. A self-noise cancellation mechanism as recited in claim 6, wherein the front end circuit includes one of a low noise amplifier, an automatic gain control circuit, and a stub circuit. - 8. A self-noise cancellation mechanism as recited in claim 1, further comprising an analog-to-digital converter for converting the output of the integrator into a digital signal. - 9. A self-noise cancellation mechanism in a radio receiver, comprising: 10 15 20 25 . 30 means for producing an internally-generated UWB bi-phase signal having a first arranged pattern; means for receiving an incoming RF signal having a second arranged pattern; means for combining the internally-generated UWB bi-phase signal and the incoming RF signal to produce an output; and means for integrating the output of the combining means over a length of time that corresponds with the first and second arranged patterns such that an integration output approaches zero when the incoming RF signal is aligned in phase with the internally-generated UWB bi-phase signal. 10. A mode selection mechanism, comprising: a clock signal generator for generating a base clock signal at a base clock frequency; a first divide circuit for dividing the base clock signal by a first integer value M to generate a first clock signal having a first clock frequency equal to the base clock frequency divided by M; a second divide circuit for dividing the base clock signal by a second integer value N to generate a second clock signal having a second clock frequency equal to the base clock frequency divided by N; and a switch for selecting the first clock signal when a first receive mode of operation is selected, and for selecting the second clock signal when a second receive mode of operation is selected. - 5 11. A mode selection mechanism, as recited in claim 10, wherein the first receive mode is a UWB receive mode. - 12. A mode selection mechanism as recited in claim 10, wherein the base clock frequency is about 4.8 GHz. 10 15 20 25 30 13. A mode selection mechanism as recited in claim 12, wherein the first integer value M is equal to 3, and the second integer value N is equal to 2. 14. A mode selection mechanism in a multi-mode radio receiver, comprising: a mode selector for selecting a receive mode of operation for a received signal; an agile clock for providing a base clock signal at a base clock frequency; a frequency divider means for dividing the frequency of the base clock frequency by an integer corresponding to the selected receive mode to generate a divided clock signal having a divided clock frequency; and a signal processor for processing the received signal with the divided clock signal. - 15. A mode selection mechanism in a multi-mode radio receiver, as recited in claim 14, wherein the selected receive mode of operation is a UWB mode. - 16. A mode selection mechanism in a multi-mode radio receiver, as recited in claim 14, wherein the frequency divider further comprises: a first frequency dividing unit, corresponding to a first receive mode, for dividing the frequency of the base clock frequency by a first integer to generate a first divided clock signal having a first divided clock frequency; and a second frequency dividing unit, corresponding to a second receive mode, for dividing the frequency of the base clock frequency by a second integer to generate a second divided clock signal having a second divided clock frequency. - 17. A mode selection mechanism in a multi-mode radio receiver, as recited in claim 16, wherein the first integer is 2 and the second integer is 3. - 18. A mode selection mechanism in a multi-mode radio receiver, comprising: means for selecting a receive mode of operation; means for providing a base clock signal at a base clock frequency; means for dividing the frequency of the base clock frequency by an integer corresponding to the selected receive mode to generate a divided clock signal having a divided clock frequency; and means for processing a received signal with the divided clock signal. 20 25 15 5 - 19. A mode selection mechanism in a multi-mode radio receiver, as recited in claim 18, wherein the selected receive mode of operation is a UWB mode. - 20. A multi-mode radio receiver, comprising: a mode selection mechanism including an agile clock for producing a base clock signal at a base clock frequency, a first divide circuit for dividing the base clock signal by a first integer to generate a first divided clock signal at a first divided clock frequency, a second divide circuit for dividing the base clock signal by a second integer to generate a second divided clock signal at a second divided clock frequency, and a switch for providing a selected clock signal, the selected clock signal being the first divided clock signal when a first receive mode of operation is selected, and the second divided clock signal when a second receive mode of operation is selected; and a UWB self-noise cancellation mechanism including a pulse forming network for producing a series of UWB biphase signals based on the selected clock signal, a mixer for combining the series of UWB bi-phase signals with an incoming RF signal, and an integrator configured to accumulate an output of the mixer. 21. A multi-mode radio receiver, as recited in claim 20, wherein the first integer is 2 and the second integer is 3. 15 10 5 22. A mode selection mechanism in a multi-mode radio receiver, as recited in claim 20, wherein the first receive mode of operation is a UWB mode. 20 generating a base clock signal at a base clock frequency; dividing the base clock signal by a first integer to generate a first divided clock signal at a first divided clock frequency if a first receive mode is determined; and 23. A method of operating a multi-mode radio receiver, comprising: 25 - dividing the base clock signal by a second integer to generate a second divided clock signal at a second divided clock frequency if a second receive mode is determined. - 24. A method of operating a multi-mode radio receiver, as recited in claim 23, wherein the first integer is 2 and the second integer is 3. - 25. A method of operating a multi-mode radio receiver, as recited in claim 23, wherein the first receive mode of operation is a UWB mode. [3/15] **SUBSTITUTE SHEET (RULE 26)** [5/15] **SUBSTITUTE SHEET (RULE 26)** [6/15] **SUBSTITUTE SHEET (RULE 26)** [8/15] [9/15] [10/15] **SUBSTITUTE SHEET (RULE 26)** [11/15] Fig. 10A Fig. 10B Fig. 10C [12/15] Fig. 11B Fig. 111 [15/15]