

US009620368B2

# (12) United States Patent

# Chu et al.

# (54) METHOD FOR FABRICATING NON-VOLATILE MEMORY WITH ONO STACK

(71) Applicant: Powerchip Technology Corporation,

Hsinchu (TW)

(72) Inventors: Chien-Lung Chu, Hsinchu (TW);

Chun-Hung Chen, Hsinchu County (TW); Ta-Chien Chiu, Miaoli County

(TW)

(73) Assignee: Powerchip Technology Corporation,

Hsinchu (TW)

(\*) Notice: Subject to any disclaimer, the term of this

patent is extended or adjusted under 35

U.S.C. 154(b) by 0 days.

(21) Appl. No.: 15/175,008

(22) Filed: Jun. 6, 2016

(65) Prior Publication Data

US 2016/0284551 A1 Sep. 29, 2016

### Related U.S. Application Data

(62) Division of application No. 14/602,283, filed on Jan. 22, 2015, now Pat. No. 9,397,183.

### (30) Foreign Application Priority Data

Oct. 14, 2014 (TW) ...... 103135549 A

(51) Int. Cl.

 H01L 21/3205
 (2006.01)

 H01L 21/28
 (2006.01)

 H01L 29/49
 (2006.01)

 H01L 29/66
 (2006.01)

 H01L 29/06
 (2006.01)

(Continued)

# (10) Patent No.: US 9,620,368 B2

(45) **Date of Patent:** 

Apr. 11, 2017

(52) U.S. Cl.

CPC .... H01L 21/28035 (2013.01); H01L 21/2815 (2013.01); H01L 21/31055 (2013.01); H01L 21/762 (2013.01); H01L 27/088 (2013.01); H01L 27/11521 (2013.01); H01L 27/11531 (2013.01); H01L 29/0649 (2013.01); H01L 29/401 (2013.01); H01L 29/4025 (2013.01); H01L 29/6653 (2013.01); H01L 29/6656

(2013.01)

(58) Field of Classification Search

CPC ..... H01L 29/06; H01L 21/762; H01L 27/115; H01L 21/3105; H01L 21/28; H01L 27/88; H01L 29/66; H01L 29/40 USPC .......257/368; 438/592

See application file for complete search history.

# (56) References Cited

### U.S. PATENT DOCUMENTS

5,706,164 A \* 1/1998 Jeng ...... H01L 27/10852 257/296 6,461,915 B1\* 10/2002 Rudeck ..... H01L 27/115 257/E21.682

(Continued)

Primary Examiner — Caleb Henry (74) Attorney, Agent, or Firm — Winston Hsu; Scott Margo

# (57) ABSTRACT

A method for fabricating semiconductor device is disclosed. A substrate having a first gate layer and a first dielectric layer thereon is provided. A shallow trench isolation (STI) is formed in the substrate and surrounds the first gate layer and the first dielectric layer. The first dielectric layer is removed. A first spacer is formed on the sidewall of the STI above the first gate layer. Using the first spacer as mask, part of the first gate layer and part of the substrate are removed for forming a first opening while defining a first gate structure and a second gate structure.

## 10 Claims, 8 Drawing Sheets



# US 9,620,368 B2 Page 2

| (51) | Int. Cl.                                |               |          |                         | 2004/0094795                     | Δ1*        | 5/2004  | Wu H01L 29/42324         |
|------|-----------------------------------------|---------------|----------|-------------------------|----------------------------------|------------|---------|--------------------------|
| (31) |                                         |               |          | (200(.01)               | 200-1/005-1755                   | 711        | 3/2001  | 257/316                  |
|      | H01L 2                                  |               |          | (2006.01)               | 2004/0130934                     | Δ1         | 7/2004  |                          |
|      | H01L 2                                  |               |          | (2006.01)               | 2005/0145921                     |            | 7/2005  |                          |
|      | H01L 2                                  | 1/310         | 5        | (2006.01)               | 2006/0079064                     |            |         | Seidl H01L 27/10829      |
|      | H01L 2                                  | 7/088         |          | (2006.01)               | 2000/00/7004                     | 711        | 7/2000  | 438/386                  |
|      | H01L 2                                  | 7/115         | 21       | (2017.01)               | 2006/0124967                     | Δ1         | 6/2006  |                          |
|      | H01L 2                                  |               |          | (2017.01)               | 2006/0128104                     |            | 6/2006  |                          |
|      | HOIL 2                                  | //113.        | 31       | (2017.01)               | 2006/0128104                     |            |         | Kang H01L 29/66621       |
| (56) |                                         |               | Referen  | ces Cited               | 2000/0220001                     |            | 10/2000 | 438/259                  |
| (CC) |                                         |               | 11010101 |                         | 2007/0057324                     | <b>A</b> 1 | 3/2007  |                          |
|      |                                         | US I          | PATENT   | DOCUMENTS               | 2007/0122971                     |            |         | Dobuzinsky H01L 21/26586 |
|      |                                         | 0.5.          |          | Bocomercia              | 2007/0122971                     |            | 3/2001  | 438/257                  |
|      | 6 548 353                               | B2 *          | 4/2003   | Tseng H01L 21/28273     | 2007/0249110                     | Δ1*        | 10/2007 | Choi H01L 21/28273       |
|      | 0,5 10,555                              | DZ            | 1, 2003  | 257/E21.209             | 2007/02 19110                    |            | 10/2007 | 438/167                  |
|      | 6 579 761                               | B1*           | 6/2003   | Hsieh H01L 21/28273     | 2009/0148993                     | A1*        | 6/2009  | Yu H01L 29/78            |
|      | 0,575,701                               | <i>D</i> 1    | 0,2003   | 257/E21.209             | 2009/01 10995                    |            | 0,2003  | 438/270                  |
|      | 6 627 945                               | B1 *          | 9/2003   | Tripsas H01L 27/115     | 2009/0256185                     | A1*        | 10/2009 | Cheng H01L 21/84         |
|      | 0,027,5 10                              | <i>D</i> 1    | 3,2003   | 257/314                 | 2009/0230103                     |            | 10,2005 | 257/301                  |
|      | 6 964 895                               | B2 *          | 11/2005  | Hsu H01L 27/108         | 2010/0035390                     | A1*        | 2/2010  | Ding H01L 21/823462      |
|      | 0,20.,020                               |               | 11/2000  | 257/E21.655             | 2010/000000                      |            |         | 438/152                  |
|      | 7.208.376                               | B2 *          | 4/2007   | Chen H01L 27/115        | 2010/0052034                     | A1*        | 3/2010  | Cheng H01L 29/7881       |
|      | .,200,0.0                               |               | . 2001   | 257/317                 | 2010/0002001                     |            | 0.2010  | 257/316                  |
|      | 7,935,595                               | B2 *          | 5/2011   | Shiratake H01L 27/10897 | 2012/0217561                     | A1         | 8/2012  | Khakifirooz              |
|      | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | 22            | 0.2011   | 438/257                 |                                  |            |         | Hsu H01L 21/28273        |
|      | 8,207,036                               | B2 *          | 6/2012   | Purayath H01L 21/28273  |                                  |            |         | 257/315                  |
|      | -,,                                     |               |          | 257/316                 | 2014/0015029                     | A1         | 1/2014  | Hsu                      |
|      | 8.537.619                               | B2 *          | 9/2013   | Sakamoto G11C 16/0466   | 2014/0021534                     | A1*        | 1/2014  | Verma H01L 21/82385      |
|      |                                         |               |          | 365/185.18              |                                  |            |         | 257/330                  |
|      | 8,546,876                               | B2 *          | 10/2013  | Juengling G11C 11/401   | 2014/0084354                     | A1         | 3/2014  | Sato                     |
|      | , ,                                     |               |          | 257/330                 | 2014/0183614                     | A1         | 7/2014  | Li                       |
|      | 8,592,885                               | B2 *          | 11/2013  | Kinoshita H01L 21/28273 | 2014/0264540                     | A1         | 9/2014  | Tan                      |
|      |                                         |               |          | 257/314                 | 2015/0048439                     | A1*        | 2/2015  | Shum H01L 29/7816        |
| 2002 | 2/0028541                               | $\mathbf{A}1$ | 3/2002   | Lee                     |                                  |            |         | 257/326                  |
| 2003 | 3/0001225                               | $\mathbf{A}1$ | 1/2003   | Goda                    | 2015/0179662                     | A1         | 6/2015  | Makala                   |
| 2003 | 3/0168680                               | A1*           | 9/2003   | Hsu H01L 27/108         | 2015/0187783                     | A1         | 7/2015  | Chuang                   |
|      |                                         |               |          | 257/296                 | 2015/0228739                     | A1*        |         | Tang H01L 29/42324       |
| 2004 | 4/0036101                               | A1*           | 2/2004   | Wu H01L 27/10841        |                                  |            |         | 257/319                  |
|      |                                         |               |          | 257/301                 | 2015/0236038                     | A1         | 8/2015  | Pachamuthu               |
| 2004 | 4/0036519                               | A1*           | 2/2004   | Wu H01L 27/10864        |                                  |            |         |                          |
|      |                                         |               |          | 327/296                 | <ul><li>* cited by exa</li></ul> | minei      | •       |                          |
|      |                                         |               |          |                         |                                  |            |         |                          |



FIG. 2









Apr. 11, 2017





FIG. 8



FIG. 9



FIG. 10



FIG. 11



FIG. 12

Apr. 11, 2017



FIG. 13



FIG. 14



FIG. 15

# METHOD FOR FABRICATING NON-VOLATILE MEMORY WITH ONO STACK

# CROSS REFERENCE TO RELATED APPLICATIONS

This application is a division of U.S. application Ser. No. 14/602,283 filed Jan. 22, 2015, which claims priority from Taiwan Patent application No. 103135549 filed Oct. 14, 2014. The above-mentioned applications are include in their entirety herein by reference

# BACKGROUND OF THE INVENTION

### 1. Field of the Invention

The invention relates to a semiconductor device, and more particularly, to a non-volatile memory and method for fabricating the same.

### 2. Description of the Prior Art

A flash memory is a type of non-volatile memory, which can preserve data within the memory even when an external power supply is off. Recently, because flash memories are electrically re-writable and electrically re-erasable, they 25 have been widely applied in the fabrication of electrical products, such as mobile phones, digital cameras, video players, personal digital assistants (PDA) or systems on a chip (SOC).

Unfortunately, performance of flash memory today is <sup>30</sup> largely affected by the design of its gate active area. Hence, how to alter the current memory architecture to improve the overall performance of the device has become an important task in this field.

## SUMMARY OF THE INVENTION

According to a preferred embodiment of the present invention, a method for fabricating semiconductor device is disclosed. The method includes the steps of: providing a 40 substrate having a first gate layer and a first dielectric layer thereon, and a shallow trench isolation (STI) in the substrate and surrounding the first gate layer and the first dielectric layer; removing the first dielectric layer; forming a first spacer on the sidewall of the STI above the first gate layer; 45 and using the first spacer as mask to remove part of the first gate layer and part of the substrate for forming a first opening while defining a first gate structure and a second gate structure.

According to another aspect of the present invention, a 50 semiconductor device is disclosed. The semiconductor device includes: a substrate; a first gate structure and a second gate structure on the substrate; a spacer in part of the substrate and between the first gate structure and the second gate structure; a shallow trench isolation (STI) surrounding 55 the first gate structure and the second gate structure; and an oxide-nitride-oxide (ONO) stack on the STI, the spacer, the first gate structure, and the second gate structure.

According to another aspect of the present invention, a semiconductor device is disclosed. The semiconductor 60 device includes: a substrate; a first gate structure and a second gate structure on the substrate; a shallow trench isolation (STI) surrounding the first gate structure and the second gate structure; a dielectric layer between the first gate structure and the second gate structure and in part of the 65 substrate, wherein the top surface of the dielectric layer is lower than the top surface of the STI; and an oxide-nitride-

2

oxide (ONO) stack on the STI, the dielectric layer, the first gate structure, and the second gate structure.

These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.

### BRIEF DESCRIPTION OF THE DRAWINGS

FIGS. 1-7 illustrate a method for fabricating semiconductor device according to a preferred embodiment of the present invention.

FIGS. **8-9** illustrate a method for fabricating semiconductor device according to a second embodiment of the present invention.

FIGS. 10-11 illustrate a method for fabricating semiconductor device according to a third embodiment of the present invention

FIGS. **12-15** illustrate a method for fabricating semiconductor device according to a fourth embodiment of the present invention.

### DETAILED DESCRIPTION

Referring to FIGS. 1-7, FIGS. 1-7 illustrate a method for fabricating semiconductor device according to a preferred embodiment of the present invention. As shown in FIG. 1, a substrate 12 is first provided, and a memory region 14 and a periphery region 16 are defined on the substrate 12. Each of the memory region 14 and the periphery region 16 includes a gate dielectric layer 18, a first gate layer 20 on the gate dielectric layer 18, a second gate layer 22 on the first gate layer 20, a dielectric layer 24 on the second gate layer 22, another dielectric layer 26 between the dielectric layer 24 and the second gate layer 22, and a shallow trench isolation (STI) 28 within part of the substrate 12 and surrounding the gate dielectric layer 18, the first gate layer 20, the second gate layer 22, the dielectric layer 24 and dielectric layer 26.

In this embodiment, the gate dielectric layer 18, dielectric layer 26 and STI 28 are preferably composed of silicon oxide, the first gate layer 20 is composed of undoped polysilicon, the second gate layer 22 is composed of doped polysilicon, and the dielectric layer 24 is composed of silicon nitride, but not limited thereto. The formation of these elements could be accomplished by sequentially forming a gate dielectric material layer (not shown), a first gate material layer (not shown), a second gate material layer (not shown), and another dielectric material layer (not shown) on the substrate 12 surface, conducting an etching process to pattern each material layer to form STI (not shown) in part of the substrate 12, and then depositing a dielectric material (not shown) accompanied by a planarizing process thereafter.

Next, as shown in FIG. 2, dielectric layers 24 and 26 are completely removed from the memory region 14 and periphery region 16, and a spacer 30 is formed on the sidewalls of the STI 28 above the second gate layer 22 in each memory region 14 and periphery region 16. In this embodiment, the formation of the spacer 30 could be accomplished by first depositing a dielectric material (not shown) composed of silicon nitride on the STI 28 and second gate layer 22, and then conducting an etching back process to remove part of the dielectric material for forming the spacer 30.

Next, as shown in FIG. 3, a patterned resist 32 is formed to cover the periphery region 16, and an etching process is

conducted by using the patterned resist 32 and spacer 30 of the memory region 14 as mask to remove part of the second gate layer 22, part of the first gate layer 20, part of the gate dielectric layer 18, and part of the substrate 12 for forming an opening 34. In this embodiment, the formation of the 5 opening 34 preferably separates the first gate layer 20 and second gate layer 22 into two sides while defining two sets floating gate structures, including a first gate structure 36 and third gate structure 38 atop on the left and a second gate structure 40 and fourth gate structure 42 atop on the right. In 10 addition, the distance from the bottom surface of the gate dielectric layer 18 to the bottom surface of the opening 34 is preferably 1000 Angstroms to 1500 Angstroms, and the bottom surface of the opening 34 is preferably aligned with the bottom surface of the STI 28.

Next, as shown in FIG. 4, after stripping the patterned resist 32 from the periphery region 16, a dielectric layer (not shown) composed of silicon oxide is deposited on the memory region 14 and periphery region 16, and an etching back is conducted to form a spacer 44 in the bottom of the 20 opening 34 of the memory region 14 and a spacer 44 adjacent to the spacer 30 of the periphery region 16 at the same time. It should be noted that an oxidation process could be selectively conducted before the formation of the spacer 44 to form another thin oxide layer on the memory region 14 25 and periphery region 16, which is also within the scope of the present invention. Next, another deposition and etching back process is carried out by first depositing a dielectric layer (not shown) composed of silicon nitride on the memory region 14 and periphery region 16, and an etching 30 back process is conducted thereafter to form another spacer 46 on the spacer 44 within the memory region 14 and a spacer 46 adjacent to the spacer 44 within the periphery region 16 simultaneously.

Next, as shown in FIG. 5, a patterned resist 48 is formed 35 to cover the periphery region 16, and a dry etching or wet etching process is conducted by using the patterned resist 48 as mask to remove part of the STI 28 on the memory region 14 so that the top surface of the remaining STI 28 is preferably between the top and bottom surfaces of the third 40 gate structure 38 and fourth gate structure 42.

Next, as shown in FIG. 6, after stripping the patterned resist 48 from the periphery region 16, an etching process, such as a wet etching process is conducted to remove the spacer 44 composed of silicon oxide from the periphery 45 region 16. Another etching process, such as a dry etching or wet etching process is conducted thereafter to completely remove the spacers 46 and 30 composed of silicon nitride from the memory region 14 and periphery region 16. This exposes the spacer 44 situating on bottom of the memory 50 region 14 and the top surfaces of the third gate structure 38 and fourth gate structure 42 of the memory region 14.

Next, as shown in FIG. 7, a wet etching process is conducted to remove part of the third gate structure 38 and fourth gate structure 42 for forming an inclined surface, and 55 an oxide-nitride-oxide (ONO) stack 50 is formed on the STI 28, the spacer 44, the third gate structure 38 and fourth gate structure 42 of the memory region 14, and on the STI 28 and second gate layer 22 of the periphery region 16. This completes the fabrication of a semiconductor device according to a preferred embodiment of the present invention.

Referring to the memory region 14 of FIG. 7, which also discloses a memory device structure according to an embodiment of the present invention. The memory device preferably includes a substrate 12, a first gate structure 36 65 and a second gate structure 40 on the substrate 12, a third gate structure 38 and a fourth gate structure 42 on the first

4

gate structure 36 and second gate structure 40 respectively, a spacer 44 disposed in part of the substrate 12 and between the first gate structure 36 and second gate structure 40, a STI 28 disposed in the substrate 12 and surrounding the first gate structure 36 and second gate structure 40, and a ONO stack 50 disposed on the STI 28, the spacer 44, the third gate structure 38 and the fourth gate structure 42.

In this embodiment, the bottom of the spacer 44 is preferably even with the bottom of the STI 28, the first gate structure 36 and second gate structure 40 are preferably composed of undoped polysilicon, and the third gate structure 38 and fourth gate structure 42 are composed of doped polysilicon, but not limited thereto.

Referring to FIGS. 8-9, FIGS. 8-9 illustrate a method for fabricating semiconductor device according to a second embodiment of the present invention. Preferably, as only the fabrication conducted on the memory region 14 is altered in this embodiment while the periphery 16 is kept intact, only the memory region 14 is shown in FIGS. 8-9. As shown in FIG. 8. fabrication processes conducted on memory region from FIGS. 1-3 are first carried out, such as by using the spacer 30 of the memory region 14 as mask to form an opening 34 for separating the first gate layer 20 and second gate layer 22 into two sets of gate structures, and then filling the opening 34 with a dielectric layer 52 composed of silicon oxide. Next, a planarizing process such as chemical mechanical polishing (CMP) process is conducted to remove part of the STI 28, part of the dielectric layer 52, and part of the spacer 30 so that the surface of the STI 28 is even with the surfaces of the remaining dielectric layer 52 and spacer 30.

Next, as shown in FIG. 9, an etching process is conducted to remove part of STI 28 and part of dielectric layer 52 both composed of silicon oxide so that the top surface of the remaining STI 28 is between the top and bottom surface of the third gate structure **38** and fourth gate structure **42** while the top surface of the remaining dielectric layer 52 is slightly lower than the bottom surface of the third gate structure 38 and fourth gate structure 42. In this embodiment, the top surface of the remaining dielectric layer 52 is preferably lower than the top surface of the STI 28, in which the height difference between these two layers could be adjusted according to the demand of the product. Next, another etching process is conducted to remove the spacer 30 composed of silicon nitride for exposing the surfaces of the third gate structure 38 and fourth gate structure 42. An ONO stack 50 is then deposited thereafter on the STI 28, the dielectric layer 52, the third gate structure 38 and the fourth gate structure 42.

Referring to FIGS. 10-11, FIGS. 10-11 illustrate a method for fabricating semiconductor device according to a third embodiment of the present invention. Similar to the previous embodiment, as only the fabrication conducted on memory region 14 is altered in this embodiment while the periphery 16 is kept intact, only the memory region 14 is shown in FIGS. 10-11. As shown in FIG. 10, fabrication processes conducted from FIGS. 1-2 are first carried out by forming a spacer 54 on the sidewalls of the STI 28 above the first gate layer 20 in the memory region 14. It should be noted that since only one single gate layer is utilized in this embodiment, the gate layer is preferably composed of undoped polysilicon and the height of the spacer 54 is substantially higher than the height of the spacer 30 from previous embodiment. The formation of the spacer 54 of this embodiment is accomplished by first depositing a material layer composed of doped polysilicon on the STI 28 and the first gate layer 20, and an etching back is conducted by adjusting

the etching selectivity between doped polysilicon and undoped polysilicon to remove part of the material layer for forming the spacer 54, in which the resulting spacer 54 is preferably composed of doped polysilicon.

Next, as shown in FIG. 11, an etching process is con- 5 ducted to remove part of the first gate layer 20, part of the gate dielectric layer 18, and part of the substrate 12 to form an opening 56 while dividing the first gate layer 20 into a first gate structure 36 and second gate structure 40. In this embodiment, part of the spacer 54 is removed along with the 10 formation of the opening 56 so that the top of the spacer 54 is preferably lower than the top surface of the STI 28 after the formation of the opening 56, and the remaining spacer 54 composed of polysilicon could also be used as third gate structure 38 and fourth gate structure 42 thereafter. Next, 15 part of the STI 28 could be removed and an ONO stack could be formed on the STI 28 and the two sets of gate structures as previous embodiments, and the details of which are not explained herein for the sake of brevity.

Referring to FIGS. 12-15, FIGS. 12-15 illustrate a method 20 for fabricating semiconductor device according to a fourth embodiment of the present invention. Similar to the previous embodiment, as only the fabrication conducted on memory region 14 is altered in this embodiment while the periphery 16 is kept intact, only the memory region 14 is shown in 25 FIGS. 12-15. As shown in FIG. 12, fabrication processes conducted from FIGS. 1-2 are first carried out by forming a spacer 54 on the sidewalls of the STI 28 above the first gate layer 20, in which the spacer 54 is preferably composed of silicon nitride. Similar to the third embodiment, since only 30 one single gate layer is utilized in this embodiment, the height of the spacer 54 is substantially higher than the height of the spacer 30 from previous embodiment.

Next, as shown in FIG. 13, an etching process is conducted to remove part of the first gate layer 20, part of the 35 gate dielectric layer 18, and part of the substrate 12 to form an opening 56 while separating the first gate layer 20 into first gate structure 36 and second gate structure 40.

Next, as shown in FIG. 14, a dielectric layer 58 is formed to fill the opening 56, in which the dielectric layer 58 is 40 preferably composed of silicon oxide. A planarizing process such as CMP process or an etching process is then conducted to remove part of the STI 28, part of the dielectric layer 58, and part of the spacer 54 so that the top surface of the STI 28 is substantially even with the surfaces of the remaining 45 dielectric layer 58 and spacer 54.

Next, as shown in FIG. 15, another etching process is conducted to completely remove the spacer 54 composed of silicon nitride for forming two recesses (not shown), a material layer composed of polysilicon is formed on the STI 50 comprises silicon nitride. 28 to fill into the recesses, and a planarizing process such as CMP process is conducted to remove part of the polysilicon material layer for forming two polysilicon gates 60, which are preferably analogous to the third gate structure 38 and fourth gate structure 42 in the previous embodiments. Next, 55 part of the STI 28 could be removed and an ONO stack could be formed on the STI 28 and the two sets of gate structures similar to the previous embodiments, and the details of which are not explained herein for the sake of brevity.

Overall, the present invention preferably separates the 60 gate layer of original memory unit into two sets of gate structures without using additional photomask so that performance of the memory unit could be improved by lowering active area of the gates. Moreover, inclined sidewalls of the third gate structure and the fourth gate structure from 65 FIG. 7 along with spacers having substantially arctic sidewall profile could also be used to increase the deposition rate

of ONO stack so that the ONO stack could be easily covered on the surface of the sidewalls while being deposited onto the STI and gate structures.

Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.

What is claimed is:

1. A method for fabricating semiconductor device, com-

providing a substrate having a first gate layer, a first dielectric layer thereon, a second gate layer between the first gate layer and the first dielectric layer, and a shallow trench isolation (STI) in the substrate and surrounding the first gate layer and the first dielectric laver:

removing the first dielectric layer;

forming a first spacer on the sidewall of the STI above the first gate layer; and

using the first spacer as mask to remove part of the first gate layer and part of the substrate for forming a first opening while defining a first gate structure and a second gate structure.

- 2. The method of claim 1, wherein the first gate layer comprises undoped polysilicon.
- 3. The method of claim 1, wherein the second gate layer comprises doped polysilicon.
  - **4**. The method of claim **1**, further comprising:

forming the first spacer on the sidewall of the STI above the second gate layer;

using the first spacer as mask to remove part of the second gate layer, part of the first gate layer, and part of the substrate for forming the first opening and defining the first gate structure and the second gate structure on the substrate and a third gate structure and a fourth gate structure on the first gate structure and the second gate structure respectively;

forming a second spacer in the first opening;

forming a third spacer on the second spacer;

removing part of the STI;

removing the first spacer and the third spacer; and

forming an oxide-nitride-oxide (ONO) stack on the STI, the second spacer, the first gate structure, and the second gate structure.

- 5. The method of claim 4, wherein the second spacer comprises silicon oxide.
- 6. The method of claim 4, wherein the third spacer
  - 7. The method of claim 1, further comprising:

forming a second dielectric layer to fill the first opening; removing part of the STI, part of the second dielectric layer, and part of the first spacer so that the STI is even with the surface of the first spacer;

removing part of the STI and part of the second dielectric

removing the remaining first spacer; and

forming an oxide-nitride-oxide (ONO) stack on the STI, the second dielectric layer, the first gate structure, and the second gate structure.

- 8. The method of claim 7, further comprising using a chemical mechanical polishing (CMP) process or an etching process for removing part of the STI, part of the second dielectric layer, and part of the first spacer.
- 9. The method of claim 1, wherein the first spacer comprises polysilicon.

10. The method of claim 1, further comprising: forming a second dielectric layer to fill the first opening; removing the first spacer to form a second opening and a third opening exposing the first gate structure and the second gate structure; and forming a polysilicon layer to fill the second opening and the third opening.

\* \* \* \*

8