# (19) World Intellectual Property Organization International Bureau # (43) International Publication Date 7 March 2002 (07.03.2002) #### **PCT** # (10) International Publication Number WO 02/19047 A2 (51) International Patent Classification<sup>7</sup>: G05B 19/05 (21) International Application Number: PCT/US01/27075 (22) International Filing Date: 30 August 2001 (30.08.2001) (25) Filing Language: English (26) Publication Language: English (30) Priority Data: 60/229,436 31 August 2000 (31.08.2000) US 09/942,248 29 August 2001 (29.08.2001) US (71) Applicant: SIEMENS ENERGY & AUTOMATION, INC. [US/US]; 3333 Old Milton Parkway, Alpharetta, GA 30005-4437 (US). (72) Inventor: MASSIE, Michael, Ross; 440 Springfield Drive, Bristol, TN 37620 (US). (74) Agents: ASPERAS, I., Marc et al.; Siemens Corporation - Intellectual Property Dept., 186 Wood Avenue South, Iselin, NJ 08830 (US). (81) Designated State (national): CN. (84) Designated States (regional): European patent (AT, BE, CH, CY, DE, DK, ES, FI, FR, GB, GR, IE, IT, LU, MC, NL, PT, SE, TR). #### **Published:** without international search report and to be republished upon receipt of that report For two-letter codes and other abbreviations, refer to the "Guidance Notes on Codes and Abbreviations" appearing at the beginning of each regular issue of the PCT Gazette. (54) Title: UNIVERSAL CONTROLLER EXPANSION MODULE SYSTEM, METHOD & APPARATUS 300 (57) Abstract: A universal expansion module interfaces a logic controller to a plurality of types of input/output expansion modules that communicate input/output data between the controller and automated devices. A communication interface establishes communication between the controller and at least one of the plurality of types of an input/output expansion module. An expansion module having a physical configuration accommodates signals from the plurality of types of input/output expansion modules. #### TITLE OF THE INVENTION # UNIVERSAL CONTROLLER EXPANSION MODULE SYSTEM, METHOD & APPARATUS #### **BACKGROUND** #### Field Of The Invention. [001] The present invention relates to an expansion module and, more particularly, a universal expansion module system, method and apparatus for universally coupling a logic controller to a plurality of types of input/output expansion modules. #### Related Information. [002] In the field of Logic Controllers, which include Programmable Logic Controllers (PLC) and Continuous Loop Controllers (CLC), for example, the Logic Controller is typically arranged in a rack configuration having a master controller coupled to one or more input/output (I/O) modules through a backplane that provides a common bus and a power source. The master controller is coupled through the I/O modules to various automation devices including, for example, motors, switches, turbines, boilers, etc. The entire composition of devices coupleable to the PLC is probably unlimited and those skilled in the art know well the various devices available for connection. In addition, the master controller is coupleable to other PLCs to form a master / slave arrangement whereby the master controller controls the slave controllers. Typically, the master controls the timing at which particular devices are to engage in operations and the slaves are responsible for carrying out the processing for driving the devices. #### **OBJECTS & SUMMARY OF THE INVENTION** [003] An object of the present invention is to provide a universal expansion module. [004] In accordance with the foregoing objectives, the present invention provides a universal expansion module apparatus for interfacing a logic controller to a plurality of types of input/output expansion modules that communicate input/output data between the controller and automated devices. A communication interface establishes communication between the controller and at least one of the plurality of types of an input/output expansion module. An expansion module having a physical configuration that accommodates signals from the plurality of types of input/output expansion modules. [005] The invention also provides a universal expansion module system. A logic controller has a configuration for driving an automated device. An input/output expansion module of a plurality of types couple the logic controller to the automated device. An expansion module has a physical configuration that accommodates signals from the plurality of types of input/output expansion. [006] The invention further provides a method for accommodating a logic controller to interface to a plurality of types of input/output expansion modules. In the novel method, there is the step of providing a common physical configuration for accommodating the plurality of types of input/output expansion modules. Next, there is provided establishing a first mode of operation to accommodate signals associated with a first type of input/output expansion module. Then, the step of establishing a second mode of operation is provided to accommodate signals associated with a second type of input/output expansion module. #### **BRIEF DESCRIPTION OF THE DRAWINGS** [007] Fig. 1 is a table of the I/O expansion bus signals; [008] Fig. 2a is a timing diagram of an Expansion Module bus write transaction; [009] Fig. 2b is a timing diagram of an Expansion Module bus read transaction; [010] Fig. 3 is a schematic diagram of the Expansion Module bus driver circuit; [011] Fig. 4 is a table of I/O ASIC input/output signals; [012] Fig. 5 is a timing diagram of a Mode 0 write transaction; [013] Fig. 6 is a timing diagram of a Mode 0 read transaction; [014] Fig. 7a is a table of the bits set for a Mode 1 transaction; [015] Fig. 7b is a timing diagram of a Mode 1 write transaction; [016] Fig. 8 is a timing diagram of a Mode 1 write transaction; [017] Fig. 9 is a timing diagram of a Mode 1 read transaction; [018] Fig. 10 is a timing diagram of a Mode 1 read transaction; [019] Fig. 11 is a timing diagram of a Mode 1, Control Register Parity Error during Write Transaction; [020] Fig. 12 is a timing diagram Mode 1, Write Register Parity Error during a Write Transaction; and [021] Fig. 13 is a timing diagram Mode 1, Write Register Parity Error during a Write Transaction. #### DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS [022] In order to expand the capacity of the I/O modules, it has been proposed by the inventor to provide for an I/O expansion slots to host additional I/O Expansion Modules. In order for the described PLC configuration to handle the I/O Expansion Modules, however, it is necessary to somehow adapt the configuration to account for the additional load. The present inventor has proposed to employ an Expansion Module that implements an electrical interface for each of the expansion I/O modules. This allows additional power, +5V, for example, to be introduced anywhere in the I/O bus configuration. In addition, each Expansion Module provides protection to the I/O ASIC circuitry. [023] Problematically, there have been traditionally a plurality of types of I/O modules available for use with the PLC configuration. The difficulty is that each type of I/O module has a different set of operating signals. Since it is not possible in advance to determine what I/O module will be introduced to a particular Expansion Module, therefore, the present invention provides a plurality of modes of operation to accommodate the different I/O modules. In other words, the present invention provides a Universal Controller Expansion Module. [024] It is also a problem that providing a plurality of modes of operation is cumbersome for each Expansion Module. In more particularity, it is difficult to arrange a plurality of modes of operation to handle various sets of signals and operating parameters by each Expansion Module. In addition, providing a plurality of modes of operation on each Expansion Module requires a multiplicity of circuit arrangements, which consumes both space and additional power. [025] In order to combat the foregoing problems, the present invention provides a novel scheme for arranging the timing of the signals for each of the plurality of modes of operation. As will be described in more detail, the timing signals are arranged so that one set of timing signals may be used to accommodate any of the plurality of modes of operation. In this manner, a common, or universal template may be used for the plurality of modes of operation. Thus, the cumbersome task of providing for various modes of operation in each device, as well as the duplicitous circuitry and extraneous power requirements, are avoided. [026] Before discussing the operation modes of the Expansion Modules in more detail, a description of the Expansion Module is in order. In the preferred embodiment, the Expansion Module provides the communication between the Expansion Module and the controller. As illustrated herein, the communication provided is by serial interface. Although, of course, other communication protocols may be employed with the present invention. In addition, the invention contemplates encapsulating an individual Expansion Module into an ASIC and further providing a Slave ASIC to within the Expansion Module ASIC to provide the communication interface. Although the invention will be described in terms of this ASIC configuration, one skilled in the art will appreciate that this is the preferred embodiment and that the invention may be arranged differently than in an ASIC configuration according to well known methods. [027] In any event, and with the understanding that the following description is not limited to the specific ASIC configuration or pin assignments, the invention shall now be described in such terms. The slave ASIC provides serial communication to all Expansion Modules (EM). The CPU provides a Master Function device function and controls all communications to and from the EM's. The Expansion Module includes an ASIC that provides a "Slave Function" or "Slave ASIC" to achieve a serial communication protocol. The Slave ASIC implements a state machine architecture to provide proper communication and control. The I/O Expansion bus signals as viewed by the Expansion Module are described in the following table in Fig. 1. At initial power up the CPU issues an active XOD signal. The connection from the PLC to the Expansion Module and from Expansion Module to Expansion Module is 1 to 1 using a 10 pin header type connection. [028] It was described that the invention employs a scheme for avoiding the duplicity of operations due to the different operating modes. One manner in which this is done in the present invention is by configuring the read and write cycles to have similar timings and structure. For example, the diagrams in Fig. 2a and 2b illustrate an Expansion Module Bus Read cycle and Write cycle sequences. As will be seen, the timing of the read cycle is substantially the same, 23 or 24 cycles in the example shown. In addition, each bus transaction, read or write cycle, is initiated by short active low pulse on XA\_OD signal. Further, each of the Expansion Modules Data for the read and write cycles both are initiated by a Module Address that CPU is addressing MA of an equal amount of bits in length, here 3 bits are shown for both read or write transactions MA[2:0]. Then a single bit W is transmitted indicating the Transaction Type requested by the CPU, i.e., Read/Write Bit (1=>Write, 0=>Read). Then, a Register Address that CPU is addressing of the same number of bits is transmitted, RA[3:0], for each of the read and write cycles. Next, Control Register Parity Bits generated by the CPU of the same number are transmitted for both cycles, read or write, namely CP[1:0]. An eight bit word of the same length is transmitted for either a read or write transaction, W[7:0] or R[7:0]. Finally, Data parity DP[1:0} bits are generated by the CPU for the write transaction and by the Expansion Module for the read transaction. [029] As will be appreciated, the read and write transactions are nearly identical in structure and timing. Indeed, the only difference in the aforementioned transactions is the acknowledge signal after the write transaction is complete, namely Ack[1:0]. These Acknowledge bits are returned to the CPU by the Slave ASIC. For bit A1, 0 indicates a successful write cycle (no parity errors) and a 1 indicates an invalid write transaction, data parity error encountered. Bit A0 defaults to a 1. In any event, the acknowledge signals are within the timing of 23 or 24 cycles and do not pose a significant deviation from the predefined timing structure. In any event, the foregoing timing will be described in more detail with reference to figures 5-13. [030] The present invention avoids duplicating circuitry by providing both the same pins for a plurality of Expansion Modules, i.e., a plurality of Modes. This is shown in Fig. 3 which shows that the same I/O Bus Electrical Interface circuitry is employed for all modes. In more detail, the Expansion Module 300 may be comprised of one or more Expansion Module Slave ASICs 302a-302c. Each slave 302a-302c shall implement an electrical interface to another expansion I/O bus consisting of termination circuits 304a-304c and bus driver circuits 306a-306c. This configuration allows the addition of power, for example, 5V, to be introduced anywhere in the daisy chained I/O bus and provides some protection of each SLAVE ASIC I/O. In the present invention, the EMD signal is a bi-directional signal. Therefore, the control circuitry in the present inventin is placed on the bus driver circuits to avoid bus contention errors. Three control signals (MSTR\_IN, SLAVE\_OUT, and NEXT\_OUT) are used to enable/disable the EMD bus driver circuits. [031] At this time, the EMD Bus Driver Control will be described. A known circuit, such as the off-the shelf SN74ABT125, may be used as the bus driver circuit which has an active low enable line. The Slave ASIC generates 3 control signals to properly enable/disable the bus drivers. Control signal MSTR\_IN enables bus driver circuits A and B. This allows the EMD signal to be input into the Expansion Module ASIC and to be input into the next Expansion Module ASIC down stream. MSTR\_IN becomes active when XAS is detected and becomes inactive prior to any response from an EM. The signals MY\_SLAVE\_OUT and NEXT\_SLAVE\_OUT control EMD responses from the EM's according to the EM's physical address position. For example, MY\_SLAVE\_OUT controls the EMD signal as an output of the EM that was addressed by the CPU. The signal NEXT\_SLAVE\_OUT passes the EMD response through the EM if the EM addressed by the CPU has a higher address or is downstream from that EM. Neither MY\_SLAVE\_OUT or NEXT\_SLAVE\_OUT are asserted when the CPU addresses an EM with a lesser address. All three control signals immediately become inactive on the occurrence of XOD. [032] In more detail, the Slave ASIC schematic layout will now be described. It will be appreciated that the precise layout and pin assignments and operating parameters are but one arrangement and that other arrangements of ASICs well known to the art, of course, are within the scope of the invention. The initial Slave design is developed in a 128-Macrocell CPLD using VHDL as a design instrument. The CPLD design then migrates into an ASIC design. The ASIC has 44 total pins with 36 usable pins for I/O and 8 pins for power and ground. The operating frequency of the SLAVE ASIC is 4.125 MHz maximum, which is well within the ASIC capability. The expansion module is preferably coupled to at least one of the input/output expansion slots. The table in Fig. 4 defines the required inputs and outputs of the Slave ASIC. [033] As described, the present invention accommodates all Expansion Module I/O configurations. This is accomplished by implementing a plurality of modes of operation that have similar timing diagram structures. Two modes of operation, Mode 0 and Mode 1, within the ASIC will be described with reference 5-13. Mode 0 is developed for a first type of I/O Expansion Module. Whilst, Mode 1 is for a second type of I/O Expansion Module. As will be seen, the only substantial difference in ASIC operation between the modes is the implementation of the EXTO and EXT1 data ports. [034] As mentioned, the slave ASIC will be described with reference to two modes of operation. However, of course the invention encompasses a plurality of modes of operation to accommodate all Expansion Module I/O configurations. In brief, Mode 0 is used in the case where there is the type of Expansion Module having 8IN / 8OUT or less data points, or pins. In terms of pin assignments, in Mode 0, the EXT0 bus is an 8 bit input register and EXT1 bus is an 8 bit, active low, output register. Thus, the EXT0 data bus and EXT1 data bus interfaces directly to the Expansion Module digital I/O. [035] Mode 1 is used when the Expansion Module I/O configuration is greater than 8IN / 8OUT or for an intelligent module. In terms of pin assignments, therefore, in Mode 1, EXT0 bus is used as an 8 bit, active high, bi-directional data bus and EXT1 bus is used as 8 bits of address and control. Thus, external registers and decode circuitry are required for Mode 1 operation. By the way, the polarity of EXT0 data port is "active high" for both Mode 0 and 1. EXT1 data port is "active low" while in mode 0 operation and in mode 1 the control lines is "active low" and the address lines is "active high." [036] It shall be noted that the same ports are used for both Mode 0 and Mode 1. In the case of Mode 0, where it is considered that the type of Expansion Module PCT/US01/27075 has 8IN / 8OUT or less data points, or pins, the EXT0 bus is used as an 8 bit input register and EXT1 bus is an 8 bit, active low, output register. In Mode 0, the EXT0 data bus and EXT1 data bus interfaces directly to the Expansion Module digital I/O. The precise same ports and pins are used for Mode 1. As will be recalled, Mode 1 is used when it is considered that the Expansion Module I/O configuration is greater than 8IN / 8OUT for an intelligent module. In Mode 1, EXT0 bus is used as an 8 bit, active high, bi-directional data bus and EXT1 bus is used as 8 bits of address and control. Thus, from Mode 0 to Mode 1, the EXT0 port changes from an input register to a bi-directional bus. EXT1 is transformed from an output to an address and control register. [037] In order to determine the proper mode of operation, the present invention provides a special register, the ID\_REG. The ID\_REG register is decoded by each Expansion Module at power up to determine its mode of operation. The ID\_REG also reads by the CPU to determine the Expansion Module type. [038] A transaction in either mode is initiated upon the detection of XOD. This detection places the state machine into its home state and the EXT1 data port is cleared if in mode 0 or the external output registers is cleared if in mode 1. Also at initial power up, the Slave ASIC determines its Module Address (MA\_IN), Mode of operation (Mode 0 or 1) and propagates the next Module Address (MA\_OUT) by incrementing its Module Address by 1. Once XOD is released, the Slave ASIC state machine continuously monitors the XAS signal from its home state. [039] A bus transaction is initiated when XAS becomes active and transitions to state 0 on the first rising edge of EMC0 clock. At state 0 the state machine is placed into a known state and propagates to state 1 on the next rising edge of EMC0 clock. If at any time the XOD signal becomes active, then the EXT1 data port is asynchronously reset and the state machine returns to its home state. If in mode 1 operation, the external output registers is asynchronously cleared and the state machine returns to its home state. The next occurrence of XAS synchronously places the state machine into a known state, namely one of the Modes 0 or 1 and a read or write transaction is initiated. The Modes 0 and 1 will now be described for each of a read and write transaction. [040] The Mode 0 Write Transaction will now be described with reference to Fig. 5. Once a valid XAS is detected as previously described, the Slave ASIC propagates to state 0 of the control state machine on the first rising edge of EMC0 clock. At state 0, the MSTR\_IN signal is asserted and the EMD signal is enabled as an input to the Slave ASIC. The control state machine begins to shift in the control register data beginning on the rising edge of EMC0 clock 1 (state 1) and ending on the rising edge of EMC0 clock 10 (state 10). At state 4 (EMC0 clock 4) the Slave ASIC determines if the Module Address (MA) shifted in from the CPU equals the Module Address (MA\_IN) propagated in at power up and if true "My\_addr" is asserted. In the case that the addresses do not match, My\_addr is not asserted, and the state machine continues through the remaining states to account for proper EMD bus driver control and control register parity checks. At State 10 the Slave ASIC determines the type of transaction to occur and enters either the write state machine or read state machine on the next EMC0 clock. [041] During a write transaction the Slave ASIC shifts in Write data beginning at state 11 (EMC0 clock 11) and ending at state 20 (EMC0 20). Also, during state 11 the control register parity is checked and in the event an error is detected on the control register the write state machine returns to an idle state and the control state machine returns to its home state on the next EMC0 clock. EXT1 data port is not be disturbed and the MSTR\_IN bus control signal becomes inactive. If no control register parity error is detected then the write data is shifted in accordingly. At state 20 the MSTR\_IN bus control signal is released and at state 21 the state machine prepares the EMD bus control signals for a response back to the CPU. If "My\_addr" is valid then MY\_SLAVE\_OUT bus control signal is asserted. If "My\_addr" is not valid then NEXT\_SLAVE\_OUT bus control signal is asserted only if the CPU has addressed a module of a greater address. [042] At state 22 the Slave ASIC checks parity on the write data. When a write data parity error is detect the Slave ASIC returns an invalid (11) Acknowledge to the CPU and does not present new data to EXT1 data port. If no parity error is detected, then the Slave ASIC returns a valid (01) Acknowledge to the CPU, decodes the register address (RA) and enables new data onto the EXT1 data port if register address 'C' (hex) has been decoded. If any other register is decoded the state machine still returns a valid Acknowledge to the CPU, but does not present new data to the EXT1 data port. This is only true while in mode 0 operation. On the rising edge of EMC0 clock 24 the write state machine returns to an idle state and the control state machine returns to its home state. Thus, concluding the Mode 0, Write Bus Transaction. [043] The Mode 0 Read Transaction is shown in Fig. 6. There it is illustrated a mode 0 read transaction with the CPU addressing RA 8(hex). It is important to note that the control state machine operates the same as the previous write bus transaction, except at state 10 it now enters the read state machine. At state 11 the read machine releases the EMD bus control signal MSTR IN, select the EMD (EMD\_TRI\_EN) bi-directional port as an output, and checks the control register parity. If a parity error occurs the read state machine returns to an idle state and the control state machine returns to a home state on the next rising edge of EMC0 clock. If no error was detected then the read state machine propagates to state 12 on the next rising edge of EMC0 clock. [044] At state 12 the state machine prepares the EMD bus control signals for a response back to the CPU by asserting bus control signal MY SLAVE OUT. Also at state 12 the register address (RA) is decoded to determine the data source. If RA decodes to 0 then the ID\_BUF data is enabled, if RA decodes to 8 then EXT0 data bus is enabled, and if any other address is decoded then the hex value FF is enabled. On the falling edge of EMC0 12 the "R" register is loaded with the appropriate data either from the EXT0 data bus, the ID BUF, or the default value of FF. For the case in Figure 2 the EXT0 data is loaded into the "R" register. On the next rising edge of EMC0 clock (state 13) the read state machine shifts the read data bit 7 onto the EMD line and the last read bit 0 is shifted in on the rising edge of EMC0 clock 20 (state 20). The Slave ASIC generates 2 parity bits, PR1 and PR0, on the 8 bits of read data and shifts this data onto the EMD line at states 21 and 22. WO 02/19047 At state 23 all EMD bus control signals are released, the read machine returns to an idle state and the control machine returns to its home state. Thus, concluding the Mode 0 Read Bus Transaction. [045] The Mode 1 Operation will now be described. It shall be recalled that, in Mode 1, the same pins are employed as for Expansion Modules used for Mode 0. In Mode 1, however, the EXT1 bus is used as a control port. The various bit assignments to control Mode 1 through the EXT1 bus will be described with reference to the table in Fig. 7a. [046] The Mode 1 Write Bus Transaction will now be described. It is important to note that the control register state machine and the write state machine function the same for Mode 1 as previously described for Mode 0. In the case of Mode 1, however, the external port usage and the available registers differs from Mode 0. In mode 1, EXT1 data port is used as a control port for external decode circuitry and EXT0 data port is a bi-directional data port. It shall be appreciated that the precise same pins are utilized for the Mode 0 and Mode 1 modes. In other words, additional or modified circuitry is not needed for the two different types of I/O Expansion Modules. The invention allows for connection to both types using the same pins. Only the modes need to be changed and there is provided universal connection to a plurality of Expansion Modules. [047] As shown in Figs. 7b and 8, write data is enabled onto EXT0 data port on the rising edge of EMC0 clock 21 and is valid for 3 clock periods. The Register Address (RA[3:0]) is clock'd onto EXT1 data port on the falling edge of EMC0 clocks 5, 6, 7, & 8 respectively. All 16 register addresses is available for external decode. The WRSTRB is asserted on the falling edge of ECM0 clock 22 and is cleared on the falling edge of EMC0 clock 23. The signal Busy is asserted on the falling edge of EMC0 clock 16 and is cleared on the falling edge of EMC0 clock 24. If a parity error is detected on the WRITE byte, then both the ASIC registers and the external registers retains their last received value. Refer to the figures 7b and 8 for detailed timing information. [048] The Mode 1 Read Bus Transaction will now be described with reference to Figs. 9 and 10. The control register state machine and the read state machine function the same as in mode 0, however external port usage and the available registers differ from mode 0. In mode 1, EXT1 data port is used as a control port for external decode circuitry and EXT0 data port is a bi-directional data port. Also, the CPU can access all 16 registers in Mode 1 with register 0 still the ID register. [049] In a preferred embodiment, the ID Register is addressed from Register Address (RA) 00 hex and is defined in DWG 2808000 section 8. The Slave ASIC fill bits 7 with a 0 and the remaining 7 bits is hardwired according to the Module type. According to the ID Register definition, the Slave ASIC operates in ASIC Mode 0 only for ID Register values of 01, 04, and 05 hex. All other ID Register values operates in Mode 1. Of course, the specific parameters set forth here are merely exemplary and, as one skilled in the well knows, can be modified within the scope of the invention. [050] The present invention further offers a universal method for parity checking for all Modes and types of bus transaction, i.e., Read or Write. Figures 11-13 illustrate Mode 1 Read and Write Bus transactions that display various parity errors. In particular, the figures illustrate the Bus operation/response under these conditions. Mode 0 bus transactions responds to these errors in the same manner. Again, the invention provides for universal response to a plurality of Expansion Modules. In more detail, Fig. 11 illustrates the Mode 1, Control Register Parity Error during a Write Transaction. In this instance, the bus EXT1 responds to a parity error in bits RA3:RA0 and, as a result, causes bits EXT1(3):EXT1(0) to become active. As a result, the MSTR IN control signal switches off and the transaction is aborted. Fig. 12 illustrates the Mode 1, Write Register Parity Error during a Write Transaction. Similarly, the bits RA3:RA0 indicate a parity error and, in response thereto, the MSTR IN control line switches off and the transaction is aborted. Fig. 13 illustrates the Mode 1, Control Register Parity Error During a Read Transaction. The same situation applies to this instance, where the RA3:RA0 bits indicate a parity error and the MSTR IN control signal switches off. Therefore, the present invention provides uniformity of parity checking using the same bits as in each of the Modes and for all of the types of transactions, whether Read or Write. #### **CLAIMS:** 1. A universal expansion module apparatus for interfacing a logic controller to a plurality of types of input/output expansion modules that communicate input/output data between the controller and automated devices, the apparatus comprising: a communication interface that establishes communication between the controller and at least one of the plurality of types of an input/output expansion module; and an expansion module having a physical configuration that accommodates signals from said plurality of types of input/output expansion modules. - 2. The apparatus according to claim 1, wherein said expansion module is comprised of at least a first port for receiving the signals from the plurality of types of input/output expansion modules. - 3. The apparatus according to claim 2, wherein said first port comprises a predetermined physical pin layout for receiving the signals from the plurality of types of input/output expansion modules. - 4. The apparatus according to claim 2, wherein said first port is set to a first mode corresponding to a first type of input/output expansion module, wherein said first mode establishes said first port to be an input register capable of receiving input signals. - 5. The apparatus according to claim 4, wherein said first port is reset to a second mode corresponding to a second type of input/output expansion module, wherein said second mode establishes said first port to be a bi-directional register capable of inputting and outputting signals. - 6. The apparatus according to claim 2, wherein said expansion module further comprises a second port set to a first mode corresponding to a first type of input/output expansion module, wherein said first mode establishes said second port to be an output register capable of transmitting output signals. - 7. The apparatus according to claim 6, wherein said second port is reset to a second mode corresponding to a second type of input/output expansion module, wherein said second mode establishes said second port to be a address and control register capable of receiving an address for accessing a control instruction in said expansion module. - 8. The apparatus according to claim 1, wherein said expansion module comprises first and second modes of operation to accommodate respective first and second types of input/output expansion modules. - 9. The apparatus according to claim 8, wherein said expansion module comprises read and write transactions, wherein a read transaction has substantially the same structure as the write transaction. - 10. The apparatus according to claim 1, wherein said expansion module is formed as an integrated package. - 11. The apparatus according to claim 10, wherein said expansion module comprises a plurality of integrated expansion modules integrated in said integrated package, each to be coupled to a different input/output expansion module of said different type of input/output expansion modules. - 12. The apparatus according to claim 11, wherein said integrated package is an ASIC. - 13. A universal expansion module system, comprising: a logic controller having a configuration for driving an automated device; an input/output expansion module of a plurality of types for coupling said logic controller to said automated device; and an expansion module having a physical configuration that accommodates signals from said plurality of types of input/output expansion. - 14. The system according to claim 13, wherein said logic controller controls the operation of said expansion mode to accommodate said plurality of types of input/output expansion modules. - 15. The system according to claim 13, wherein said expansion module establishes an interface of communication between the logic controller and at least one of the plurality of types of an input/output expansion module. - 16. The system according to claim 13, wherein said expansion module is formed as an integrated package. - 17. The system according to claim 16, wherein said integrated package is an ASIC. - 18. The system according to claim 13, wherein said controller comprises a physical configuration that provides a plurality of input/output expansion slots. - The system according to claim 18, wherein said controller comprises a physical configuration that provides a common bus and power source and a plurality of input/output slots. WO 02/19047 20. The system according to claim 18, wherein at least one input/output expansion slot is coubleable to said expansion module. | Signal Name | Description | |-------------|---------------------------------------------------------------------------------------------| | EMD | Expansion Module Data: Bi-directional signal used to | | | communicate address and data to and from the module. | | EMC0 | Expansion Module Clock 0: Used to access expansion module | | | I/O. Active only during bus transaction. Frequency = 4.125 MHz | | XA_OD | Address / Output Disable: Active Low, controlled by the Master Function. | | | Dual function signal: XOD - A long pulse, 10 times the clock | | | period or greater will reset the expansion modules. XAS - A | | | short pulse, approximately one clock period, initiates an expansion module bus transaction. | | <u> </u> | | | EMA[2:0] | Expansion Module Address: Daisy chained from PLC to module | | | to module. Value input to a module becomes that modules | | | address. The module will output its address + 1 to the next | | | module. The module closest to the PLC will have an address of | | | 0. A total of 7 EM can be connected (0:6) | | +5V | 5 volt power supply – two signal lines | | GND | Power supply return – two signal lines | # <u>Fig. 1</u> ## Fig. 2a | EMCO 00 01 02 03 04 05 06 07 08 09 10 11 12 13 14 15 16 17 1 | 18 19 20 21 22 23 24 | |--------------------------------------------------------------|----------------------| | XA_OD | ACK | | EMD | | | Master controls EMD | Slave controls EMD | ## Fig. 2b ## Fig. 4 | Signal Name | Description | # of<br>Sig<br>nal | |--------------------|-----------------------------------------------------------------------------------------|----------------------------| | MA_IN [2:0] | Input, Module Address | 3 | | MA_OUT [2:0] | Output, Module Address + 1 | 3 | | XAS | Input: Active Low, initiates bus transaction | 1 | | XOD | Input: Active Low, EM Reset | 1 | | EMC0 | Input: Gated Clock, 4.125 MHz Maximum Read => 24 clocks, Write => 25 clocks | 1 | | EMD | Bi-directional Data Line | 1 | | ID_BUF [6:0] | Input (Register ID), Identifies EM Type, Decodes ASIC Mode of operation ( Mode 0 or 1) | 7 | | EXT0 [7:0] | External Port 0 Dual Function: Mode 0. Input Data Bus Mode 1. Bi-directional Data Bus | 8 | | EXT1 [7:0] | External Port 1 Dual Function: Mode 0. Output Data Bus Mode 1. Output Address & Control | 8 | | MSTR_IN | Bus Driver Enable, Active Low | 1 | | MY_SLAVE_OU<br>T | Bus Driver Enable, Active Low | 1 | | NEXT_SLAVE_<br>OUT | Bus Driver Enable, Active Low | 1 | | | | 36<br>Total<br>I/O<br>Pins | Fig. 3 | 1 | <u>a</u> | | |---|----------|--| | : | <u>.</u> | | | EXT | Mode 1 | Description | |----------|------------|-----------------------------------------------------| | _ | Function | | | bit 7 CS | CS | Chip Select, Active Low, OR'd condition of WRSTRB | | | | & RDSTRB | | bit 6 | bit 6 Busy | Active Low, indicates activity on the EXT0 & EXT1 | | bit 5 | WRSTRB | Write Strobe: Active Low, external decode circuitry | | bit 4 | RDSTRB | Read Strobe: Active Low, external decode circuitry | | bit 3 | bit 3 RA3 | Register Address Bit 3, Active High | | bit 2 | bit 2 RA2 | Register Address Bit 2, Active High | | bit 1 | RA1 | Register Address Bit 1, Active High | | bit 0 | bit 0 RA0 | Register Address Bit 0, Active High | 9/14 ۳. ق 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 RO PR1 PR0 NEXT\_SLAVE\_OUT R R2 High Impedance 'Z' R3 Registered EXT0 Data R4 35 R6 EXTERNAL BUFFER CONTROL SIGNALS R7 PA1 PA0 RA3 RA2 RA1 RA0 rd\_en (internal ASIC signals used to Idad 'R'" Register High Impedance 'Z' 3 MA 0 ₩ V MA ✓ RDSTRB (EXT1(4)) MY\_SLAVE\_OUT BUSY (EXT1(6)) RA2 (EXT1(2) RA3 (EXT (3)) RA1 (EXT1(1)) RA0 (EXT(0)) CS (EXT1(7)) MSTR\_IN XAS EMD -EXT0 Fig. 9 FIG. 10 FIG. 11 FIG. 12 FIG. 13