## PCT # WORLD INTELLECTUAL PROPERTY ORGANIZATION International Bureau #### INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT) (51) International Patent Classification 6: (11) International Publication Number: WO 99/13472 G11C 7/00, 7/02, 8/00 (43) International Publication Date: 18 March 1999 (18.03.99) (21) International Application Number: PCT/US98/19406 **A1** (22) International Filing Date: 12 September 1998 (12.09.98) (30) Priority Data: 08/928,713 12 September 1997 (12.09.97) US (71) Applicant: ARTISAN COMPONENTS, INC. [US/US]; 1195 Bordeaux, Sunnyvale, CA 94089–1210 (US). (72) Inventor: BECKER, Scott, T.; 1661 Queens Crossing Drive, San Jose, CA 95132 (US). (74) Agent: PENILLA, Albert, S.; Martine Penilla & Kim, 830 West Evelyn Avenue, Sunnyvale, CA 94086 (US). (81) Designated States: AL, AM, AT, AU, AZ, BA, BB, BG, BR, BY, CA, CH, CN, CU, CZ, DE, DK, EE, ES, FI, GB, GE, GH, GM, HR, HU, ID, IL, IS, JP, KE, KG, KP, KR, KZ, LC, LK, LR, LS, LT, LU, LV, MD, MG, MK, MN, MW, MX, NO, NZ, PL, PT, RO, RU, SD, SE, SG, SI, SK, SL, TJ, TM, TR, TT, UA, UG, UZ, VN, YU, ZW, ARIPO patent (GH, GM, KE, LS, MW, SD, SZ, UG, ZW), Eurasian patent (AM, AZ, BY, KG, KZ, MD, RU, TJ, TM), European patent (AT, BE, CH, CY, DE, DK, ES, FI, FR, GB, GR, IE, IT, LU, MC, NL, PT, SE), OAPI patent (BF, BJ, CF, CG, CI, CM, GA, GN, GW, ML, MR, NE, SN, TD, TG). #### **Published** With international search report. Before the expiration of the time limit for amending the claims and to be republished in the event of the receipt of amendments. (54) Title: SELF ADJUSTING PRE-CHARGE DELAY IN MEMORY CIRCUITS AND METHODS FOR MAKING THE SAME #### (57) Abstract Disclosed is a method for making an embedded memory device. The method includes selecting a desired memory array (202a) having a dummy column of cells (202b). Coupling a pre-charge detect circuit (208) to the dummy column of cells (202b). The pre-charge detect circuit (208) is configured to measure an activation and pre-charge response time of cells contained within the dummy column of cells (202b). Transferring the activation and pre-charge response time to an address transition detect unit (210). The method further includes generating a custom clock timing signal (304) in response to the activation and pre-charge response time of cells contained within the dummy column of cells (202b). ## FOR THE PURPOSES OF INFORMATION ONLY Codes used to identify States party to the PCT on the front pages of pamphlets publishing international applications under the PCT. | AL | Albania | ES | Spain | LS | Lesotho | SI | Slovenia | |----|--------------------------|----|---------------------|---------------|-----------------------|----|--------------------------| | AM | Armenia | FI | Finland | LT | Lithuania | SK | Slovakia | | AT | Austria | FR | France | LU | Luxembourg | SN | Senegal | | AU | Australia | GA | Gabon | LV | Latvia | SZ | Swaziland | | AZ | Azerbaijan | GB | United Kingdom | MC | Monaco | TD | Chad | | BA | Bosnia and Herzegovina | GE | Georgia | MD | Republic of Moldova | TG | Togo | | BB | Barbados | GH | Ghana | MG | Madagascar | TJ | Tajikistan | | BE | Belgium | GN | Guinea | MK | The former Yugoslav | TM | Turkmenistan | | BF | Burkina Faso | GR | Greece | | Republic of Macedonia | TR | Turkey | | BG | Bulgaria | HU | Hungary | ML | Mali | TT | Trinidad and Tobago | | BJ | Benin | IE | Ireland | MN | Mongolia | UA | Ukraine | | BR | Brazil | IL | Israel | MR | Mauritania | UG | Uganda | | BY | Belarus | IS | Iceland | MW | Malawi | US | United States of America | | CA | Canada | IT | Italy | MX | Mexico | UZ | Uzbekistan | | CF | Central African Republic | JP | Japan | NE | Niger | VN | Viet Nam | | CG | Congo | KE | Kenya | NL | Netherlands | YU | Yugoslavia | | CH | Switzerland | KG | Kyrgyzstan | NO | Norway | ZW | Zimbabwe | | CI | Côte d'Ivoire | KP | Democratic People's | NZ | New Zealand | | | | CM | Cameroon | | Republic of Korea | $\mathbf{PL}$ | Poland | | | | CN | China | KR | Republic of Korea | PT | Portugal | | | | CU | Cuba | KZ | Kazakstan | RO | Romania | | | | CZ | Czech Republic | LC | Saint Lucia | RU | Russian Federation | | | | DE | Germany | LI | Liechtenstein | SD | Sudan | | | | DK | Denmark | LK | Sri Lanka | SE | Sweden | | | | EE | Estonia | LR | Liberia | SG | Singapore | | | | | | | | | | | | | | | | | | | | | # SELF ADJUSTING PRE-CHARGE DELAY IN MEMORY CIRCUITS AND METHODS FOR MAKING THE SAME ## **BACKGROUND OF THE INVENTION** 5 10 15 20 25 #### 1. Field of the Invention The present invention relates generally to integrated circuits, and more particularly to clock timing circuitry for use in memory devices. ## 2. Description of the Related Art Most integrated circuit devices are required to have some type of memory device for storing information, and there is a growing trend to integrate embedded memory arrays directly onto the a chip, such as, a microprocessor, an application specific integrated circuit (ASIC), etc. Typically, when a memory device is embedded into a chip, the memory device (e.g., an Asynchronous SRAM) is provided with circuitry for writing and reading the data. By way of example, such common circuitry typically includes Y-decoders, X-decoders, sense amplifiers, output buffers, address transition detectors (ATD's) and clock buffers. Therefore, to produce a memory device that has fast access times and quick recoveries after a read/write operation, each of the components of the common circuitry must be tuned to eliminate delays or inefficiencies. With this in mind, Figure 1 shows a prior art block diagram of a memory 100 created from a generator that may be embedded into an integrated circuit design. The memory 100 is shown having a memory array 102, which is the main memory array having a plurality of memory cells that are arranged in a row and column format. Typically, memory 100 is provided with a row decode 104, a column decode 106, control circuitry 105, an address transition detect (ATD) 110, and sense amplifiers and output buffers 107. It is these circuit components that are used to facilitate the writing and reading of data to or from selected cells in the memory array 102. When the memory has an address transition detect (ATD) circuit 110, the memory is typically considered to be an asynchronous memory device. This is because the address transition detect (ATD) 110 will produce a clock input signal that is analogous to that produced by a synchronous memory device. By way of example, a synchronous memory device will have a "clock input" signal that identifies a read or a write operation when a transition from LOW-to-HIGH (*i.e.*, a rising edge) occurs, and commence a pre-charge operation when a transition from HIGH-to-LOW (*i.e.*, a falling edge) occurs. As shown in a waveform 120, a time lapse between the falling edge and the next rising edge (*i.e.*, when the next read or write operation occurs), is the time needed by the memory 100 to prepare itself for a next read or write operation. In this example, the ATD 110 is shown receiving an address transition input that provides information of when a memory address in the memory array 102 is to be accessed for a read or write operation. 15 5 10 Although the address transition detect (ATD) 110 is optimized to provide a clock input signal waveform 120 for a specific memory array 102, when the memory array 102 is replaced with a different size memory array produced by the memory generator, the ATD 110 will continue to produce the fixed clock input signal waveform. The possibility of interchanging different size memory arrays is not an uncommon occurrence. In fact, many companies implement what are known as core libraries, wherein the core libraries may include a plurality of memory arrays from which to pick an choose from. However, this increased flexibility may cause an integrated circuit design, *e.g.*, a memory and ATD circuit to be improperly matched. That is, the fixed clock input signal waveform 120 that was well suited for a single memory size 100 may not be well suited for different size memories. By way of example, if the new memory array is larger than the memory array that was previously produced by a memory generator, the pre-charge delay may be too short due to increased loading. Of course, when the pre-charge delay is too short, the more loaded memory array may not be ready to perform the next read or write operation. On the other hand, if the memory array 102 is replaced with a smaller sized memory array, then the fixed pre-charge delay may be too long, thereby causing a slow down in the rate at which a read or a write operation may be performed. In either case, the ATD 110 for a given memory will also have to be replaced and tuned at an increased cost each time the memory array 102 is modified. 10 5 In view of the foregoing, there is a need for a memory that has built-in circuitry for adjusting its clock input signal waveform in response to a change in memory size. ## **SUMMARY OF THE INVENTION** Broadly speaking, the present invention fills these needs by providing a memory circuit that automatically senses the load requirements of an existing memory array to enable a custom adjustment in its generated pre-charge delay. It should be appreciated that the present invention can be implemented in numerous ways, including as a process, an apparatus, a system, a device, or a method. Several embodiments of the present invention are described below. 5 10 15 20 In one embodiment, a method for making an embedded memory device is disclosed. The method includes selecting a desired memory array having a dummy column of cells. Coupling a pre-charge detect circuit to the dummy column of cells. The pre-charge detect circuit is configured to measure an activation and pre-charge response time of cells contained within the dummy column of cells. Transferring the activation and pre-charge response time to an address transition detect unit. The method further includes generating a custom clock timing signal in response to the activation and pre-charge response time of cells contained within the dummy column of cells. In another embodiment, a memory device is disclosed. The memory device includes a memory array having a dummy column. A pre-charge detect unit that is coupled to the dummy column for measuring a response of the dummy column. The memory device further includes an address transition detect unit that is configured to receive an address transition signal for triggering a beginning of a pre-charge delay. The address transition detect unit is further configured to trigger an end of the pre-charge delay in response to a pre-charge detect signal that is provided by the pre-charge detect unit, in response to the measuring of the response of the dummy column. In yet another embodiment, a memory generator is disclosed. The memory generator produces a memory array having a dummy column. A pre-charge detecting means that is coupled to the dummy column for measuring a response of memory cells in the dummy column. The memory further includes an address transition detecting means that is configured to receive an address transition signal for triggering a beginning of a pre-charge delay. The address transition detecting means is further configured to trigger an end of the pre-charge delay in response to a pre-charge detect signal that is provided by the pre-charge detecting means, in response to the measuring of the response of memory cells in the dummy column. 10 5 Advantageously, the various embodiments of the present invention provide methods and apparatuses for generating a clock timing signal waveform that is custom tailored to memory devices having memory arrays of varying sizes. More particularly, because each memory array is provided with a dummy column that that can be sensed to ascertain a new memory array loading, the pre-charge delay will always be custom tailored to the loading requirements of a particular memory array. Other aspects and advantages of the invention will become apparent from the following detailed description, taken in conjunction with the accompanying drawings, illustrating by way of example the principles of the invention. ## BRIEF DESCRIPTION OF THE DRAWINGS The present invention will be readily understood by the following detailed description in conjunction with the accompanying drawings, wherein like reference numerals designate like structural elements. 5 Figure 1 shows a prior art block diagram of a memory that may be embedded into an integrated circuit design. Figure 2 shows a memory having a memory array of a predetermined size, and a dummy column in accordance with one embodiment of the present invention. 10 Figure 3 shows timing diagrams of an address transition response and a custom generated clock input signal in accordance with one embodiment of the present invention. Figure 4 is a flowchart diagram illustrating the preferred method operations that may be performed to construct a custom clock timing generator for asynchronous memory arrays of varying sizes in accordance with one embodiment of the present invention. 15 Figure 5 shows an exemplary memory cell that may be contained within a dummy column of Figure 2 in accordance with one embodiment of the present invention. Figure 6A shows a circuit diagram, that is a main circuit component contained within a pre-charge detect unit of Figure 2 in accordance with one embodiment of the present invention. 20 Figure 6B are timing waveforms that shown exemplary circuit transitions of Figure 6A in accordance with one embodiment of the present invention. ## **DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS** An invention for a memory that automatically senses the load requirements of an existing memory array to enable a custom adjustment in its generated pre-charge delay is disclosed. In the following description, numerous specific details are set forth in order to provide a thorough understanding of the present invention. It will be understood, however, to one skilled in the art, that the present invention may be practiced without some or all of these specific details. In other instances, well known process operations have not been described in detail in order not to unnecessarily obscure the present invention. 10 15 5 Figure 2 shows a memory 200 created from a memory generator having a memory array 202a and a dummy column 202b in accordance with one embodiment of the present invention. In this embodiment, a pre-charge detect (PCD) 208 circuit is coupled to the dummy column 202b to enable the measurement of a custom pre-charge delay of a particular memory size. In this manner, the PCD 208 will be able to generate a signal 209 that is passed to an address transition detect (ATD) unit 210. ATD unit 210 is shown receiving an address transition signal 302 and outputting a generated clock input 304. These signals will be described in greater detail below with reference to Figure 3. 20 As is common in memories, the memory 200 will also include a row decode 204, a column decode 206, control circuitry 205, sense amplifiers and output buffers 207. For more information on memory sense amplifiers and output buffers, reference may be made to commonly assigned U.S. patent Applications: (1) entitled "Sense Amplifying Methods and Sense Amplification Integrated Circuit Devices," having serial number 08/797,347, and filed on February 11, 1997; (2) entitled "High Speed Memory Output Circuitry And Methods for Implementing Same," having serial number 08/806,335, and filed on February 26, 1997; (3) entitled "High Speed Addressing Buffer and Methods For Implementing Same," having serial number 08/837,611, and filed on April 21, 1997; and (4) entitled "Voltage Sense Amplifier and Methods For Implementing the Same," having serial number 08/839,151, and filed on April 23, 1997. 5 10 In a preferred embodiment, a dummy cell 203', that is contained within the dummy column 202b is well suited to match the loading and associated delay of a memory cell 203 of the memory array 202a. As such, the pre-charge detect (PCD) 208 is well suited to sense the actual loading experience by a cell 203', which thereby enables the generation of a signal 209 that is passed to the ATD unit 210. In this manner, ATD unit 210 will output a generated clock input 304 waveform that is custom generated for the memory array 202a and its associated dummy column 202b. Accordingly, when the memory array 202a is replaced, the associated dummy column 202b should also be replaced to ensure that the PCD 208 is sensing the actual loading of a new memory array 202a. As such, if the memory array 202a and dummy column 202b is replaced at any time during initial design or future modifications, the generated clock input 304 waveform will always be optimized for the current memory array that may be produced by a memory generator. 20 15 Figure 3 shows timing diagrams of an address transition response 302 and a generated clock input 304 in accordance with one embodiment of the present invention. The address transition response 302 is shown beginning in a low state where a read or write operation to a cell 203 that lies within the memory array 202a is occurring. At a time $t_1$ , a rising edge occurs, which signals the end of the read or write operation and the beginning of a pre-charged time that continues until a time $t_2$ . When the circuitry of the memory 200 has completed its pre-charge stage at time $t_2$ , a read or write operation will again commence. This read or write operation is shown to be in progress up to a time $t_3$ , where a falling edge occurs. After the falling edge, a pre-charge time will again continue up to a time $t_4$ . Again, the pre-charge delay that lasts between time t<sub>3</sub> and time t<sub>4</sub> will be a pre-charge time that is custom sensed based on the loading response of the cell 203' that lies within the dummy column 202b of Figure 2. When the pre-charging is complete, at a time t<sub>4</sub>, a read or write operation may again commence. Shown directly below the address transition response 302, is the generated clock input 304. For ease of reference, the pre-charge detect (PCD) 208 is shown feeding signal 209 to the address transition (ATD) unit 210. Address transition unit (ATD) 210 is also shown receiving the address transition response 302, which enables it to generate the custom produced clock input 304. 5 10 15 20 By way of example, the custom generated clock input 304 will trace the actual response of a cell within the dummy column 202b, thereby producing a pre-charge delay pulse that may be custom tailored to any memory array that may be integrated into a memory device, such as, an asynchronous SRAM memory device. As shown, the generated clock input 304 is shown beginning at a read or a write operation when 304 is high. At time $t_1$ , a falling edge occurs, which commences the a pre-charge delay that lasts up to a time $t_2$ . At time $t_2$ , a rising edge occurs when a new read or write operation is performed to the memory array 202a. At a time $t_3$ , a falling edge will again occur when the read or write operation is complete, and the custom pre-charge delay commences. The pre-charge delay will therefore last until time $t_4$ where a rising edge signals the beginning of the next read or write operation. As can be appreciated, the pre-charge delays that lie between time $t_1$ through $t_2$ , and time $t_3$ through time $t_4$ are custom tailored to the address transition response signal 302, which is sensed from the cell 203' of the dummy column 202b, as shown in Figure 2. Figure 4 is a flowchart diagram 400 illustrating the preferred method operations that may be performed to construct a custom clock timing generator for asynchronous memory arrays of varying sizes in accordance with one embodiment of the present invention. The method begins at an operation 402 where a desired memory array having at least one dummy column of cells is selected. By way of example, the memory array may be a 2,000 row x 16 bit, a 4,000 row x 32 bit, or any other memory size that may be desired for a particular application. In a preferred embodiment, the custom memory array will also have at least one dummy column of cells to enable appropriate load measurement during their response. It should be appreciated that the actual size of the selected memory array is not important since the dummy column of the provided memory array will be sensed to determine an appropriate pre-charge delay. 5 10 15 20 Once a desired memory array has been selected in operation 402, the method will proceed to an operation 404 where a pre-charged detect (PCD) circuit is coupled to the dummy column provided in operation 402 to measure its activation and pre-charge response time. Next, the method will proceed to an operation 406, where the pre-charge response time that was detected by the pre-charge detect (PCD) is transferred to an address transition detect unit. Once transferred to the address transition detect unit, the method will proceed to an operation 408 where a custom clock timing signal is generated by the address transition detect unit for the desired memory array selected in operation 402. The custom clock signal will therefore identify a transition (*i.e.*, a rising edge that begins from a low pre-charge delay state) at each read/write operation to an address of the desired memory array. The custom clock timing signal will therefore have a pre-charge delay that is custom tailored to a desired memory array, thereby preventing pre-charge delays that are either too short or too long. Therefore, once the custom clock timing signal is generated in operation 404, the method will be done. 5 Figure 5 shows an exemplary memory cell 203' that may be contained within the dummy column 202b of Figure 2 in accordance with one embodiment of the present invention. In this embodiment, the cell 203' is a six transistor core cell having its wordline tied to LOW. In general, the six transistor core cell has a transistor 502 coupled to a bit line, and a transistor 508 coupled to a complimentary bit line (*i.e.*, /bit line). Between transistors 502 and 508 lie two inverters 504 and 506. Thus, the exemplary cell 203' that is defined within the dummy column 202b is well suited to match the loading experienced in a cell 203 that lies within the memory array 202a of Figure 2. Figure 6A shows a circuit diagram 600, that is a main circuit component contained within the pre-charge detect 208 of Figure 2 in accordance with one embodiment of the present invention. In this embodiment, the pre-charge detect 208 includes a pre-charge detect circuit 603, a dummy write transistor 604, a dummy pre-charge and equalize circuit 10 15 • 20 606, and a clock delay and match circuit 608. The pre-charge detect circuit 603 is well suited to produce the signal 209 that is fed into the ATD unit 210 as described above. The dummy write transistor 604 is preferably used to approximate a worst case voltage transition that may occur prior to pre-charge. A write operation is preferably used instead of a read operation because pre-charging usually takes longer after a write operation. The clock delay and match circuitry 608 is generally well suited to approximate the clock loading that is experienced during a read or write operation to a cell within the memory array 202a of Figure 2. The ATD unit 210 will therefore generate a clock input signal that is passed through a clock buffer 602, before the generated clock input 304 is custom produced. Reference will now be made to Figure 6B where timing waveforms 650 are shown illustrating the circuit transitions of Figure 6A in accordance with one embodiment of the present invention. The first waveform from the top is the address transition waveform 302 that has a rising edge at 652. Rising edge 652 will therefore cause a transition A in the generated clock input 304. The generated clock input 304 will experience a falling edge at 654, which commences the custom pre-charge delay in the generated clock input 304. The falling edge 654 will then cause a transition B in the dummy bit 601. The dummy bit 601 waveform will therefore experience a slowly rising edge 656. The rising of edge 656 will therefore cause a transition C to a pre-charge detect signal 209. Pre-charge detect signal 209 will then experience a rising edge at 658, which in turn causes transition D. 5 10 15 20 Transition D will then cause a rising edge 660 in the generated clock input 304, which signals the end of a custom tailored pre-charge delay. Transition 660 will also cause a transition E to dummy bit 601 at a falling edge 662. Falling edge 662 will in turn cause a transition F to the pre-charge detect signal 209. Transition F will then cause a falling edge 664 in the pre-charge detect signal 209, which terminates the custom pre-charge delay that lies between falling edge 654 and rising edge 660 in the generated clock input 304. As can be appreciated, the waveforms of Figure 6B clearly shows that the transition 652 in the address transition 302 causes the beginning of the custom pre-charge delay in the generated clock input 304. Further, the end of the custom pre-charge delay is triggered by the rising edge 658 in the pre-charge detect signal 209. Therefore, no matter what size memory array is selected to be integrated into a memory, the pre-charge delay will always be custom generated. Although the foregoing invention has been described in some detail for purposes of clarity of understanding, it will be apparent that certain changes and modifications may be practiced within the scope of the appended claims. It should therefore be understood that the various circuit diagrams may be embodied in any form which may include, for example, any suitable semiconductor substrate, printed circuit board, packaged integrated circuit, or software implementation. By way of example, hardware description language (HDL) design and synthesis programs, such as, VHDL® hardware description language available from IEEE of New York, New York may be implemented to design the silicon-level layouts. Accordingly, the present embodiments are to be considered as illustrative and not restrictive, and the invention is not to be limited to the details given herein, but may be modified within the scope and equivalents of the appended claims. What is claimed is: 5 ### **CLAIMS** 1. A method for making an embedded memory device, comprising: selecting a desired memory array having a dummy column of cells; 5 coupling a pre-charge detect circuit to the dummy column of cells, the pre-charge detect circuit being configured to measure an activation and pre-charge response time of cells contained within the dummy column of cells; transferring the activation and pre-charge response time to an address transition detect unit; and 10 generating a custom clock timing signal in response to the activation and pre-charge response time of cells contained within the dummy column of cells. 2. A method for making an embedded memory device as recited in claim 1, wherein the custom clock timing signal is a waveform that is high when a read or write operation is occurring and the waveform is a low when a pre-charge operation is occurring. 15 3. A method for making an embedded memory device as recited in claim 2, wherein the pre-charge operation has a duration that is variable depending on a size of the desired memory array. 20 4. A method for making an embedded memory device as recited in claim 3, wherein the duration of the pre-charge operation is shorter when the size of the desired memory array is smaller. 5. A method for making an embedded memory device as recited in claim 3, wherein the duration of the pre-charge operation is longer when the size of the desired memory array is larger. 5 6. A method for making an embedded memory device as recited in claim 3, wherein the address transition detect unit is coupled to a clock buffer that is configured to approximate a loading experienced within the desired memory array. 10 - 7. A method for making an embedded memory device as recited in claim 1, wherein the embedded memory device is an asynchronous SRAM. - 8. A memory device, comprising: a memory array having a dummy column; 15 20 a pre-charge detect unit being coupled to the dummy column for measuring a response of the dummy column; and an address transition detect unit configured to receive an address transition signal for triggering a beginning of a pre-charge delay, the address transition detect unit further being configured to trigger an end of the pre-charge delay in response to a pre-charge detect signal that is provided by the pre-charge detect unit in response to the measuring of the response of the dummy column. 9. A memory device as recited in claim 8, wherein the pre-charge detect unit includes a clock delay and match circuit that outputs a clock signal that approximates a clock loading in the memory array. 5 10. A memory device as recited in claim 9, wherein the pre-charge detect unit includes a dummy pre-charge and equalize circuit that receives the clock signal from the clock delay and match circuit, the dummy pre-charge and equalize circuit being coupled to a dummy bit line and a complementary dummy bit line. 10 15 - 11. A memory device as recited in claim 10, wherein the dummy pre-charge and equalize circuit and the dummy bit line is coupled to a dummy write transistor, the dummy write transistor being configured to approximate a worst case response in the memory array. - 12. A memory device as recited in claim 11, wherein the dummy write transistor is coupled as an input to a pre-charge detect circuit, the pre-charge detect circuit being configured to produced the pre-charge detect signal that is passed to the address transition detect unit. - 13. A memory device as recited in claim 8, further comprising a sense amplifier and an output buffer. - 14. A memory device as recited in claim 13, further comprising a row decoder, a column decoder and control circuitry. 15. A memory device as recited in claim 14, wherein a cell in the dummy column is a six transistor cell having a wordline tied to a low. - 5 16. A memory device as recited in claim 15, wherein the memory device is an asynchronous SRAM. - 17. A memory generator for producing a memory device, comprising: a memory array having a dummy column; 10 15 20 a pre-charge detecting means being coupled to the dummy column for measuring a response of memory cells in the dummy column; and an address transition detecting means being configured to receive an address transition signal for triggering a beginning of a pre-charge delay, the address transition detecting means further being configured to trigger an end of the pre-charge delay in response to a pre-charge detect signal that is provided by the pre-charge detecting means in response to the measuring of the response of memory cells in the dummy column. 18. A memory generator for producing a memory device as recited in claim 17, wherein the pre-charge detecting unit includes a means for delaying and matching a clock signal, the clock signal being configured to approximate a clock loading in the memory array. 19. A memory generator for producing a memory device as recited in claim 18, wherein the pre-charge detecting means includes a dummy pre-charge and equalize circuit that receives the clock signal, the dummy pre-charge and equalize circuit being coupled to a dummy bit line and a complementary dummy bit line, the pre-charge detecting means being configured to match a response of a normal column in the memory array. 5 10 - 20. A memory generator for producing a memory device as recited in claim 19, wherein the dummy pre-charge and equalize circuit and the dummy bit line is coupled to a dummy write transistor, the dummy write transistor is configured to approximate a worst case response in the memory array. - 21. A memory generator for producing a memory device as recited in claim 20, wherein the dummy write transistor is coupled as an input to a pre-charge detect circuit, the pre-charge detect circuit being configured to produced the pre-charge detect signal that is passed to the address transition detecting means. - 22. A memory generator for producing a memory device as recited in claim 20, wherein the memory device is an asynchronous SRAM. FIG. 1 (prior art) FIG. 2 **SUBSTITUTE SHEET (RULE 26)** FIG. 4 SUBSTITUTE SHEET (RULE 26) **SUBSTITUTE SHEET (RULE 26)** ## INTERNATIONAL SEARCH REPORT International application No. PCT/US98/19406 | A. CLASSIFICATION OF SUBJECT MATTER IPC(6) :G11C 7/00, 7/02, 8/00 US CL :365/203, 210, 233.5 According to International Patent Classification (IPC) or to both national classification and IPC | | | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--|--|--|--|--|--| | | | | | | | | | | | B. FIELDS SEARCHED Minimum documentation searched (classification system followed by classification symbols) | | | | | | | | | | U.S. : 365/210, 203, 233.5 | | | | | | | | | | Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched NONE | | | | | | | | | | Electronic data base consulted during the international search (name of data base and, where practicable, search terms used) U.S. PTO APS, IMAGE SEARCH & RETRIEVAL | | | | | | | | | | C. DOCUMENTS CONSIDERED TO BE RELEVANT | | | | | | | | | | Category* | Citation of document, with indication, where appropriate, of the relevant passages | Relevant to claim No. | | | | | | | | X | US 5,029,135 A (OKUBO) 02 July 1991 (02/07/91), FIG. 6, 9, 13, col. 4, lines 24-49. | 1-8, 13-17 | | | | | | | | A | US 5,091,889 A (HAMANO et al.) 25 February 1992 (25/02/92) ALL. | 1-22 | | | | | | | | A | US 5,414,663 A (KOMAREK et al.) 09 May 1995 (09/05/95) ALL | 1-22 | | | | | | | | A | US 5,694,369 A (ABE) 12 February 1997 (12/02/97) ALL | 1-22 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Furti | ner documents are listed in the continuation of Box C. See patent family annex. | | | | | | | | | | ecial categories of cited documents: "T" later document published after the inter- | | | | | | | | | | date and not in conflict with the ap | | | | | | | | | | rlier document published on or after the international filing date "X" document of particular relevance; the considered novel or cannot be considered. | e claimed invention cannot be red to involve an inventive step | | | | | | | | cit | cument which may throw doubts on priority claim(s) or which is ed to establish the publication date of another citation or other scial reason (as specified) when the document is taken alone document of particular relevance; the considered to involve an inventive | | | | | | | | | | cument referring to an oral disclosure, use, exhibition or other combined with one or more other such than the combined with one or more other such than the combined with one or more other such than the combined with one or more other such than the combined with one or more other such than the combined with one or more other such than the combined with one or more other such than the combined with one or more other such than the combined with one or more other such than the combined with one or more other such than the combined with one or more other such than the combined with one or more other such than the combined with one or more other such than the combined with one or more other such than the combined with one or more other such than the combined with one or more other such than the combined with one or more other such than the combined with one or more other such than the combined with one or more other such than the combined with one or more other such than the combined with one or more other such than the combined with one or more other such than the combined with one or more other such than the combined with one or more other such than the combined with | h documents, such combination | | | | | | | | *P" document published prior to the international filing date but later than *&* document member of the same patent family the priority date claimed | | | | | | | | | | Date of the actual completion of the international search Date of mailing of the international search report | | | | | | | | | | 14 JANU | ARY 1999 28 JAN 1999 | | | | | | | | | Name and mailing address of the ISA/US Commissioner of Patents and Trademarks Box PCT Authorized officer NGUYEN, VANTHU | | | | | | | | | | Washingto | Washington, D.C. 20231 Facsimile No. (703) 305-3230 Telephone No. (703) 308-0956 | | | | | | | | | Form PCT/ISA/210 (second sheet)(July 1992)* | | | | | | | | |