

(12) INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT)

(19) World Intellectual Property Organization  
International Bureau



(43) International Publication Date  
8 April 2004 (08.04.2004)

PCT

(10) International Publication Number  
WO 2004/030104 A1

(51) International Patent Classification<sup>7</sup>: 21/285, 29/47, 21/329, 29/872

H01L 29/45,

(81) Designated States (national): AE, AG, AL, AM, AT, AU, AZ, BA, BB, BG, BR, BY, BZ, CA, CH, CN, CO, CR, CU, CZ, DE, DK, DM, DZ, EC, EE, ES, FI, GB, GD, GE, GH, GM, HR, HU, ID, IL, IN, IS, JP, KE, KG, KP, KR, KZ, LC, LK, LR, LS, LT, LU, LV, MA, MD, MG, MK, MN, MW, MX, MZ, NI, NO, NZ, OM, PG, PH, PL, PT, RO, RU, SC, SD, SE, SG, SK, SL, SY, TJ, TM, TN, TR, TT, TZ, UA, UG, UZ, VC, VN, YU, ZA, ZM, ZW.

(21) International Application Number:

PCT/US2003/025054

(22) International Filing Date: 8 August 2003 (08.08.2003)

(25) Filing Language: English

(26) Publication Language: English

(84) Designated States (regional): ARIPO patent (GH, GM, KE, LS, MW, MZ, SD, SL, SZ, TZ, UG, ZM, ZW), Eurasian patent (AM, AZ, BY, KG, KZ, MD, RU, TJ, TM), European patent (AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HU, IE, IT, LU, MC, NL, PT, RO, SE, SI, SK, TR), OAPI patent (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, ML, MR, NE, SN, TD, TG).

(30) Priority Data: 10/217,758 12 August 2002 (12.08.2002) US

(71) Applicant: ACORN TECHNOLOGIES, INC. [US/US]; 881 Alma Real Drive, Pacific Palisades, CA 90272 (US).

Published:

— with international search report

For two-letter codes and other abbreviations, refer to the "Guidance Notes on Codes and Abbreviations" appearing at the beginning of each regular issue of the PCT Gazette.

(72) Inventors: GRUPP, Daniel, E.; 334 Leland Avenue, Palo Alto, CA 94306-1127 (US). CONNELLY, Daniel, J.; 525 Rutherford Avenue, Redwood City, CA 94061-4215 (US).

(74) Agent: FAHMI, Tarek; Blakely, Sokoloff, Taylor & Zafman LLP, 12400 Wilshire Boulevard, Seventh Floor, Los Angeles, CA 90025 (US).

(54) Title: METHOD FOR DEPINNING THE FERMI LEVEL OF A SEMICONDUCTOR AT AN ELECTRICAL JUNCTION AND DEVICES INCORPORATING SUCH JUNCTIONS



(57) Abstract: An electrical device in which an interface layer (520) is disposed between and in contact with a metal and a Si-based semiconductor, the interface layer being of a thickness effective to depin of the Fermi level of the semiconductor while still permitting current to flow between the metal and the semiconductor. The interface layer may include a layer of a passivating material (e.g., made from nitrogen, oxygen, oxynitride, arsenic, hydrogen and/or fluorine) and sometimes also includes a separation layer. In some cases, the interface layer may be a monolayer of a semiconductor passivating material. The interface layer thickness corresponds to a minimum specific contact resistance of less than or equal to 10 O-μm<sup>2</sup> or even less than or equal to 1 O-μm<sup>2</sup> for the electrical device.

**METHOD FOR DEPINNING THE FERMI LEVEL OF A SEMICONDUCTOR AT AN ELECTRICAL JUNCTION AND DEVICES INCORPORATING SUCH JUNCTIONS**

**RELATED APPLICATIONS**

**[0001]** The present application is related to co-pending U.S. Patent Application No. 10/342,576 entitled "INSULATED GATE FIELD EFFECT TRANSISTOR HAVING PASSIVATED SCHOTTKY BARRIERS TO THE CHANNEL", filed on January 14, 2003, by the present inventors and assigned to the same assignee as the present application. This related patent application is hereby incorporated by reference in its entirety.

**FIELD OF THE INVENTION**

**[0002]** The invention relates generally to semiconductor processing and semiconductor devices. More particularly, the invention relates to a process for depinning the Fermi level of a semiconductor at a metal-interface layer-semiconductor junction and to devices that employ such a junction.

**BACKGROUND**

**[0003]** One of the most basic electrical junctions used in modern devices is the metal-semiconductor junction. In these junctions, a metal (such as aluminum) is brought in contact with a semiconductor (such as silicon). This forms a device (a diode) which can be inherently rectifying; that is, the junction will tend to conduct current in one direction more favorably than in the other direction. In other cases, depending on the materials used, the junction may be ohmic in nature (i.e., the contact may have negligible resistance regardless of the direction of current flow). Grondahl and Geiger first studied the rectifying form of these junctions in 1926, and by 1938 Schottky had developed a theoretical explanation for the rectification that was observed.

**[0004]** Schottky's theory explained the rectifying behavior of a metal-semiconductor contact as depending on a barrier at the surface of contact between the metal and the semiconductor. In this model, the height of the barrier (as measured by the potential necessary for an electron to pass from the metal to the semiconductor) was postulated as the difference between the work function of the metal (the work function is the energy required to free an electron at the Fermi level of the metal, the Fermi level being the highest occupied energy state of the metal at  $T = 0$ ) and the electron affinity of

the semiconductor (the electron affinity is the difference between the energy of a free electron and the conduction band edge of the semiconductor). Expressed mathematically:

$$\phi_B = \phi_M - \chi_s \quad [1]$$

where  $\Phi_B$  is the barrier height,  $\Phi_M$  is the work function of the metal and  $\chi_s$  is the electron affinity of the semiconductor.

**[0005]** Not surprisingly, many attempts were made to verify this theory experimentally. If the theory is correct, one should be able to observe direct variations in barrier heights for metals of different work functions when put in contact with a common semiconductor. What is observed, however, is not direct scaling, but instead only a much weaker variation of barrier height with work function than implied by the model.

**[0006]** Bardeen sought to explain this difference between theoretical prediction and experimental observation by introducing the concept that surface states of the semiconductor play a role in determining the barrier height. Surface states are energy states (within the bandgap between the valence and conduction bands) at the edge of the semiconductor crystal that arise from incomplete covalent bonds, impurities, and other effects of crystal termination. **Figure 1** shows a cross-section of an un-passivated silicon surface labeled 100. The particular silicon surface shown is an Si(100) 2x1 surface. As shown, the silicon atoms at the surface, such as atom 110, are not fully coordinated and contain un-satisfied dangling bonds, such as dangling bond 120. These dangling bonds may be responsible for surface states that trap electrical charges.

**[0007]** Bardeen's model assumes that surface states are sufficient to pin the Fermi level in the semiconductor at a point between the valence and conduction bands. If true, the barrier height at a metal-semiconductor junction should be independent of the metal's work function. This condition is rarely observed experimentally, however, and so Bardeen's model (like Schottky's) is best considered as a limiting case.

**[0008]** For many years, the cause underlying the Fermi level pinning of the semiconductor at a metal-semiconductor junction remained unexplained. Indeed, to this day no one explanation satisfies all experimental observations regarding such junctions. Nevertheless, in 1984, Tersoff proposed a model that goes a long way towards explaining the physics of such junctions. See J. Tersoff, "Schottky Barrier Heights and the Continuum of Gap States," Phys. Rev. Lett. 52 (6), Feb. 6, 1984.

**[0009]** Tersoff's model (which is built on work by Heine and Flores & Tejedor, and see also Louie, Chelikowsky, and Cohen, "Ionicity and the theory of Schottky barriers," Phys. Rev. B 15, 2154

(1977)) proposes that the Fermi level of a semiconductor at a metal-semiconductor interface is pinned near an effective “gap center”, which is related to the bulk semiconductor energy band structure. The pinning is due to so-called metal induced gap states (MIGS), which are energy states in the bandgap of the semiconductor that become populated due to the proximity of the metal. That is, the wave functions of the electrons in the metal do not terminate abruptly at the surface of the metal, but rather decay in proportion to the distance from that surface (i.e., extending inside the semiconductor). To maintain the sum rule on the density of states in the semiconductor, electrons near the surface occupy energy states in the gap derived from the valence band such that the density of states in the valence band is reduced. To maintain charge neutrality, the highest occupied state (which defines the Fermi level of the semiconductor) will then lie at the crossover point from states derived from the valence band to those derived from the conduction band. This crossover occurs at the branch point of the band structure. Although calculations of barrier heights based on Tersoff's model do not satisfy all experimentally observed barrier heights for all metal-semiconductor junctions, there is generally good agreement for a number of such junctions.

**[0010]** One final source of surface effects on diode characteristics is inhomogeneity. That is, if factors affecting the barrier height (e.g., density of surface states) vary across the plane of the junction, the resulting properties of the junction are found not to be a linear combination of the properties of the different regions. In summary then, a classic metal-semiconductor junction is characterized by a Schottky barrier, the properties of which (e.g., barrier height) depend on surface states, MIGS and inhomogeneities.

**[0011]** The importance of the barrier height at a metal-semiconductor interface is that it determines the electrical properties of the junction. Thus, if one were able to control or adjust the barrier height of a metal-semiconductor junction, one could produce electrical devices of desired characteristics. Such barrier height tuning may become even more important as device sizes shrink even further. Before one can tune the barrier height, however, one must depin the Fermi level of the semiconductor. As discussed in detail below, the present inventors have achieved this goal in a device that still permits substantial current flow between the metal and the semiconductor.

#### SUMMARY OF THE INVENTION

**[0012]** The present inventors have determined that for thin interface layers disposed between a metal and a silicon-based semiconductor (e.g., Si, SiC and SiGe), so as to form a metal – interface

layer – semiconductor junction, there exist corresponding minimum specific contact resistances. The interface layer thickness corresponding to this minimum specific contact resistance will vary depending upon the materials used, however, it is a thickness that allows for depinning the Fermi level of the semiconductor while still permitting current to flow between the metal and the semiconductor when the junction is biased (e.g., forward or reverse biased). By depinning the Fermi level, the present inventors mean a condition wherein all, or substantially all, dangling bonds that may otherwise be present at the semiconductor surface have been terminated, and the effect of MIGS has been overcome, or at least reduced, by displacing the semiconductor a sufficient distance from the metal. Minimum specific contact resistances of less than or equal to approximately  $10 \Omega - \mu m^2$  or even less than or equal to approximately  $1 \Omega - \mu m^2$  may be achieved for such junctions in accordance with the present invention.

[0013] Thus, in one embodiment, the present invention provides an electrical device in which an interface layer is disposed between and in contact with a metal and a silicon-based semiconductor and is configured to depin the Fermi level of the semiconductor while still permitting current flow between the metal and the semiconductor when the electrical device is biased. The specific contact resistance of the electrical device is less than approximately  $10 \Omega - \mu m^2$ . The interface layer may include a passivating material (e.g., a nitride, oxide, oxynitride, arsenide, hydride and/or fluoride) and sometimes also includes a separation layer. In some cases, the interface layer may be essentially a monolayer (or several monolayers) of a semiconductor passivating material.

[0014] In another embodiment, the interface layer is made up of a passivation layer fabricated by heating the semiconductor in the presence of nitrogenous material, for example ammonia (NH<sub>3</sub>), nitrogen (N<sub>2</sub>) or unbound gaseous nitrogen (N) generated from a plasma process. In such cases, the interface layer may be fabricated by heating the semiconductor while in a vacuum chamber and exposing the semiconductor to the nitrogenous material.

[0015] A further embodiment of the present invention provides for depinning the Fermi level of a semiconductor in an electrical junction through the use of an interface layer disposed between a surface of the semiconductor and a conductor. The interface layer preferably (i) is of a thickness sufficient to reduce effects of MIGS in the semiconductor, and (ii) passivates the surface of the semiconductor. Despite the presence of the interface layer, significant current may flow between the conductor and the semiconductor because the thickness of the interface layer may be chosen to

provide a minimum (or near minimum) specific contact resistance for the junction. As indicated above, the interface layer may include a passivating material such as a nitride, oxide, oxynitride, arsenide, hydride and/or fluoride.

**[0016]** Further embodiments of the present invention provide a junction between a semiconductor and a conductor separated from the semiconductor by an interface layer configured to allow a Fermi level of the conductor to (i) align with a conduction band of the semiconductor, (ii) align with a valence band of the semiconductor, or (iii) to be independent of the Fermi level of the semiconductor. In some or all of these cases, current may flow between the conductor and the semiconductor when the junction is biased because the interface layer has a thickness corresponding to a minimum or near minimum specific contact resistance for the junction. For example, specific contact resistances of less than or equal to approximately  $2500 \Omega - \mu m^2$ ,  $1000 \Omega - \mu m^2$ ,  $100 \Omega - \mu m^2$ ,  $50 \Omega - \mu m^2$ ,  $10 \Omega - \mu m^2$  or even less than or equal to  $1 \Omega - \mu m^2$  may be achieved.

#### BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS

**[0017]** The present invention is illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawings.

**[0018]** **Figure 1** shows a cross-section of an un-passivated silicon surface containing surface silicon atoms with dangling bonds.

**[0019]** **Figure 2** illustrates various energy levels for metals and semiconductors and is labeled to show the work function of a metal and the electron affinity of a semiconductor.

**[0020]** **Figure 3** shows an energy band diagram for a conventional metal – *n*-type semiconductor junction and also illustrates the concept of a depletion region formed in the semiconductor when the materials are brought into contact with one another.

**[0021]** **Figure 4** illustrates band bending at a conventional metal – *n*-type semiconductor junction.

**[0022]** **Figure 5** shows a semiconductor device containing a semiconductor material having a surface across which electrical current flows during operation of the semiconductor device, and

containing an interface layer formed on the surface according to one embodiment of the present invention.

[0023] **Figure 6** shows an electrical junction containing an interface layer that is disposed between a semiconductor and a conductor in accordance with one embodiment of the present invention.

[0024] **Figures 7a, 7b, 7c and 7d** show relationships between Fermi energy, conduction-band energy, and valence-band energy for an unpassivated Schottky diode, a passivated Schottky diode in which MIGS are not removed, an unpassivated Schottky diode in which MIGS are removed and a passivated Schottky diode in which MIGS are removed according to one embodiment of the present invention, respectively.

[0025] **Figure 8** shows a curve of interface layer resistance versus interface layer thickness for an electrical junction containing an interface layer disposed between a semiconductor and a conductor in accordance with one embodiment of the present invention.

#### DETAILED DESCRIPTION

[0026] Described herein are processes for depinning the Fermi level of a silicon-based semiconductor (e.g., Si, SiC or SiGe) at a metal-semiconductor junction as well as devices that use such a junction. As more fully discussed below, an interface layer is introduced between the semiconductor and the metal. The interface layer functions to passivate the semiconductor surface (that is, terminate dangling bonds that may otherwise be present at the semiconductor surface so as to assure chemical stability of the surface) and to displace the semiconductor from the metal so as to reduce the effect of MIGS.

[0027] As discussed more fully below, the present inventors have determined that for thin interface layers disposed between a metal and a silicon-based semiconductor (e.g., Si, SiC and SiGe), so as to form a metal – interface layer – semiconductor junction, there exist corresponding minimum specific contact resistances. Indeed, minimum specific contact resistances of less than or equal to approximately  $10 \Omega - \mu m^2$  or even less than or equal to approximately  $1 \Omega - \mu m^2$  may be achieved for such junctions in accordance with the present invention. To achieve such low contact resistances, a metal that has a work function near the conduction band of the semiconductor for n-

type semiconductors, or a work function that is near the valence band for p-type semiconductors, is selected.

[0028] The Schottky barrier in such junctions is already minimized, meaning that it is much less than the Schottky barrier presented by a junction in which the Fermi level is pinned, generally near the middle of the semiconductor's bandgap. The current versus voltage (IV) characteristic of these junctions is non-linear, generally having a slope that increases as the voltage increases, such that the derivative of current with respect to voltage is increasing with voltage. This results in a decreasing differential resistance ( $dV/dI$ ) and a decreasing resistance ( $V/I$ ). Thus, a junction that has high resistance or high differential resistance near the origin of the IV characteristic (zero volts) may have significantly lower resistance or lower differential resistance at higher voltages.

[0029] The present invention achieves low resistance and low differential resistance near the origin of the current-voltage characteristic for a metal – interface layer – semiconductor junction. Generally, the voltage around the origin should be less than about 100 mV, or more preferably less than about 10 mV for purposes of measuring, determining, or utilizing such junctions of low resistance. At higher voltages, the junction resistance will be even lower. It is thus a feature of the present invention to set an upper bound on the resistance of a contact, where the upper bound occurs at low voltages.

[0030] It is further noted that in junctions where the Schottky barrier is minimized as described above, such that the Fermi level at the junction interface at zero volts lies at or near the conduction band edge or valence band edge (for n- and p-type semiconductors, respectively), the IV characteristic will be nearly symmetric, especially at low voltage. In this case, the term "forward bias" is not defined in the usual sense of a diode wherein forward bias corresponds to the direction of bias for which greater current flows. Thus, in determining or utilizing low resistance junctions of the present invention, the voltage may be either positive or negative.

[0031] It is also possible (in accordance with a further embodiment of the present invention) to make junctions where the Schottky barrier is higher than it would be if the Fermi level at the junction interface were pinned, usually around mid-gap of the semiconductor. Such junctions are formed in the present invention between a metal with a workfunction near or substantially equal to the conduction band edge of a p-type semiconductor, or between a metal with a workfunction near or substantially equal to the valence band edge of an n-type semiconductor. These junctions are diodes, in that little current will flow if the n-type (p-type) semiconductor is biased positive (negative) with

respect to the metal, and large currents will flow if the voltage is reversed. The low-current flow state is referred to as reverse bias, and the high-current flow state is referred to as positive bias.

[0032] Low resistance in the case of a diode is only relevant in forward bias conditions. In junctions created in accordance with the present invention the resistance contribution of the interface layer is smaller than the resistance due to the Schottky barrier. That is, in forward bias conditions for junctions created in accordance with the present invention, the transport of charge is limited mainly by the thermal emission of carriers from the semiconductor over the barrier at the interface, and not by the tunneling through the interface dielectric. Thus, low resistance in the case of a diode refers to a resistance lower than the resistance presented by the Schottky barrier.

[0033] In certain applications of diodes, the ability to withstand high reverse biases may be more desirable than high current flow in forward bias. These applications would be considered high voltage/low power applications. In such cases, a low resistance is not essential, and junctions created in accordance with still another embodiment of the present invention provide high-voltage diodes capable of withstanding voltages higher than could otherwise be achieved if the Fermi level of the semiconductor in the junction were pinned.

[0034] The present invention is discussed below in terms of presently preferred embodiments thereof, however, this discussion is not meant to limit the scope of the invention. By studying the present disclosure, others of ordinary skill in the art may recognize equivalent procedures, materials or structures that can be substituted for those described herein to achieve the same effect. The reader is advised and reminded that the use of such equivalents is deemed to be within the scope of the present invention. For example, where the discussion refers to well-known structures and devices, block diagrams are used, in part to demonstrate the broad applicability of the present invention to a wide range of such structures and devices.

### I. Introduction and Definitions

[0035] The present discussion makes use of terms that, although well known in the art, may not be familiar to all readers. Therefore, before beginning a detailed discussion of the present invention, it is helpful to define certain terms and concepts. To understand the properties of metal-semiconductor junctions and the impact of the present invention, one must refer to some important energy scales, which are shown graphically in **Figure 2**. The so-called vacuum level ( $E_0$ ) represents the minimum energy that an electron needs to possess in order to completely free itself from a metal or

semiconductor. For a metal, the Fermi level ( $E_F$ ) represents the highest occupied energy level for the material. That is, nearly all energy states below the Fermi level are filled, while nearly all states above the Fermi level are empty. The work function of the metal ( $\Phi_M$ ) is then defined as the energy required to free an electron at the Fermi level and mathematically it is the difference between the vacuum level and the Fermi level. The work function is an invariant bulk property of the metal.

[0036] As illustrated in the diagram, semiconductors also have a Fermi level ( $E_F$ ) and a work function ( $\Phi_S$ ), however, the work function is not an invariant property of the semiconductor. Because the Fermi level varies depending on the doping level in the semiconductor (i.e., the relative amounts of impurities introduced into the semiconductor crystal which change the electron and hole carrier concentrations), a separate parameter, the electron affinity ( $\chi_S$ ), is defined. The electron affinity is an invariant property of the semiconductor and is the difference between the vacuum level and the conduction band edge of the semiconductor. In a semiconductor, almost all energy states are filled in the valence band ( $E_V$ ) while the conduction band ( $E_C$ ) is almost empty.

[0037] Now consider a conventional junction between a metal and an *n*-type semiconductor that has a work function smaller than the work function of the metal (i.e.,  $\Phi_S < \Phi_M$ ). An *n*-type semiconductor is one in which electrons are the majority charge carriers (in *p*-type semiconductors, holes are the majority charge carrier). As shown in **Figure 3**, because the Fermi level in the semiconductor is higher than the Fermi level in the metal, electrons transfer from the semiconductor 310 to the metal 320 when the materials are brought into contact. Thus, a depletion region (i.e., a region in which there are no free charge carriers) 330 forms near the junction interface 340.

[0038] The formation of the depletion region gives rise to an electric field and so-called “band bending”, as one approaches the junction interface from the semiconductor side (see **Figure 4**). The band bending creates an energy barrier (discussed above) that blocks further transfer of electrons into or out of the semiconductor. Similar barriers are formed for a junction between a metal and a *p*-type semiconductor when the work function of the metal is less than the work function of the semiconductor. However, in the case of a metal-*n*-type semiconductor junction in which the work function of the semiconductor is greater than that of the metal or a metal-*p*-type semiconductor junction in which the work function of the semiconductor is less than that of the metal, no such energy barriers are created and the contact is said to be ohmic in nature.

[0039] As discussed above, although Schottky first postulated that the height of the energy barrier ( $\Phi_b$ ) formed at a metal-semiconductor junction was simply the difference between the work function

of the metal and the electron affinity of the semiconductor, experiments have not verified this relationship. Instead a more complex explanation that takes into account the effects of surface defect states, inhomogeneities and MIGS appears to provide more accurate estimates of barrier heights by explaining the pinning of the Fermi level in the semiconductor. The present inventors have created a technique which is believed to depin the Fermi level of a Si-based semiconductor at a junction with a metal (and thus allow for control or tuning of the barrier height) by both passivating the semiconductor surface (to eliminate or at least reduce the effects of surface states and possibly inhomogeneities) and displacing the metal from the semiconductor (to eliminate or at least reduce the effects of MIGS). This depinning is achieved by introducing an interface layer between the semiconductor and the metal to create a semiconductor -- interface layer -- metal junction, which still permits significant current to flow between the metal and the semiconductor when the junction is forward biased.

[0040] This latter point is important. As discussed further below, for contacts where the energy bands of the semiconductor and the conductor align (i.e., where the Fermi level of the conductor aligns with the conduction or valence band of the semiconductor depending on semiconductor type and/or contact application), if the interface layer is too thin, the specific contact resistance of the junction increases because of the presence of MIGS, resulting in an increased barrier height; thus, current flow is hampered. Conversely, if the interface layer is too thick, the specific contact resistance is again increased and one gets low current across the junction because of tunneling limitations. The present invention achieves an interface layer that is thick enough to reduce or eliminate the effect of MIGS, while still thin enough to permit significant current flow.

## II. Passivation of Semiconductor Surfaces

[0041] A common processing operation performed during semiconductor device fabrication is silicon surface passivation. Surface passivation (whether by an oxide or another material) chemically neutralizes and physically protects the underlying silicon. For example, exposing a silicon surface to oxygen (under the appropriate conditions to grow a protective film of silicon dioxide) will allow the oxygen to react with the dangling bonds of the silicon surface to form covalent bonds that satisfy the surface silicon atoms' valency and render the surface fully coordinated. These covalent bonds provide chemical stability to the silicon surface. The covalent

bonds also tie up unbound charges that exist on the silicon surface as a result of the discontinuation of the semiconductor crystal at the surface.

[0042] However, passivation with silicon dioxide has several significant disadvantages. For example, silicon dioxide is a dielectric insulator that poses a significant barrier to the flow of current. Accordingly, a layer of silicon dioxide deposited or grown on a silicon surface may significantly reduce the ability for electrical current to flow through that surface. As a result, the use of silicon dioxide has been limited in practicality to surfaces external to the active region of semiconductor devices through which current passes during device operation (e.g., as a gate oxide layer). This disadvantage is compounded by the fact that the silicon dioxide grows very rapidly and readily on the silicon surface so that it is difficult to limit the growth to a thin layer. Silicon dioxide is also a poor diffusion barrier to semiconductor dopants such as boron.

[0043] Instead of making use of silicon dioxide then, in one embodiment the present inventors utilize a nitrided semiconductor surface to provide chemical passivation. That is, a nitride layer is introduced to passivate the semiconductor surface by eliminating or at least reducing the effects of surface states and possibly inhomogeneities. The nitride layer also displaces the metal from the semiconductor and eliminates or at least reduces the effects of MIGS. The result of introducing the nitride layer as an interface between the semiconductor and the metal is a depinning of the Fermi level of the semiconductor. When the Fermi level of the semiconductor is depinned, the Fermi level of the metal at the interface will be that of the bulk metal, and will not be dependent upon the interface. In addition to the above, the present inventors propose techniques for providing non-insulating, passivated semiconductor surfaces using materials other than nitrogen; for example, oxides, hydrides, arsenides and/or fluorides.

[0044] These developments have wide applicability in connection with the fabrication of Schottky diodes, Schottky-barrier transistors and other electrical components. For example, in Schottky diodes, the ability to control the energy barrier height at the diode junction is important if the device is to be tailored to specific applications. Use of the present techniques allows for tuning of the barrier height. Further, for other three-terminal devices with Schottky-barrier-isolated channels, control of device characteristics is made possible through the present invention by allowing *n*- and *p*-type devices to be fabricated without dopants, relying instead on the use of metals with different work functions.

**[0045]** Figure 5 shows a semiconductor device 510 that contains a semiconductor 530 and an interface layer 520 formed on a surface 540 of the semiconductor in accordance with the present invention. The terms semiconductor device, microelectronic device, monolithic device, chip, and integrated circuit are often used interchangeably in this field. Any or all such devices may each contain an interface layer formed on a semiconductor surface in accordance with the present invention.

**[0046]** The semiconductor 530 contains a semiconductor material. The term semiconductor material refers to a material having a bandgap that is greater than about 0.1 eV and less than about 4 eV. The term bandgap refers to an energy gap of forbidden energy levels separating the conduction band, which is an upper energy band that is mostly devoid of electrons and wherein electrons can conduct, and the valence band, which is an energy band that is mostly filled with electrons and wherein electrons cannot conduct. The semiconductor material may have a wide range of doping levels including no doping at all.

**[0047]** The semiconductor 530 has a surface 540 that is passivated by the interface layer 520. In this context (and as used elsewhere herein) the term passivation means the elimination or at least the reduction of the effects of surface states due to defects or dangling bonds of the semiconductor surface 540. Note that passivation does not, as a practical matter, require that all surface states be eliminated. Rather, it is the effect of surface states on the device properties that is limited or eliminated in passivation. Note further that the presence of MIGS may be regarded as a surface state, however, as used herein the term passivation is not meant to infer the elimination of MIGS (though in some cases, a passivation layer may have sufficient thickness to provide a separation layer between the semiconductor and the metal sufficient to reduce or eliminate MIGS). The semiconductor 530 is operable to be electrically coupled with a first voltage associated with the semiconductor device 510 and to conduct electrical current 550 across the passivated surface 540.

**[0048]** The interface layer 520 is formed on the semiconductor 530 and may contain a passivation material that bonds to the semiconductor material by way of a covalent (or other) bond formed between the passivation material and the semiconductor material. For example, an atom of passivation material may covalently bond with a dangling bond of a surface silicon atom to fully coordinate the silicon atom and thereby help passivate the silicon atom. In some cases, the passivation material may be the sole component of the interface layer 520, while in other cases the interface layer 520 may be a compound layer that includes both a passivation layer and a separation

layer. That is, the interface layer serves to (i) chemically passivate the semiconductor surface 540, and (ii) displace the semiconductor from the metal sufficiently to eliminate or at least reduce the effect of MIGS. As explained below, this may necessitate including a separation layer in addition to a passivation layer within the interface layer, depending on the passivation material selected. Of course, the combination of the passivation layer and the separation layer must be sufficiently thin to permit the low specific contact resistances described herein.

**[0049]** Different passivation materials are contemplated. According to one embodiment, the interface layer 520 is formed using a material that is preferably selected from the group consisting of hydrogen (H), oxygen (O), nitrogen (N), arsenic (As), and fluorine (F) (that is, the interface layer 520 may include a nitride, an oxide, a hydride, an arsenide and/or a fluoride). Other materials having chemical characteristics or valences similar to these materials may also be used. Note that distinct separation layers (i.e., in addition to the passivation layer(s)) may be needed where H, As, or F passivation layers are used, as these tend to form monolayer coverage, rather than a layer of a compound with Si of process-dependent thickness. In contrast, passivation layers made using N and/or O may not require distinct separation layers, as these elements may form a layer of a compound of Si with a thickness that can be varied depending on processing.

**[0050]** Different amounts of passivation material are contemplated to be useful for different embodiments of the present invention. Often, the interface layer 520 includes or is made up of a passivation layer with a thickness of between approximately 0.1 nm and about 5 nm. For example, depending upon the particular implementation, the thickness may be less than about 1 nm, less than about 0.5 nm, less than about 0.2 nm, may be the thickness corresponding to a single layer or monolayer of passivation material that is bonded to the semiconductor surface, or may even be the number of atoms of passivation material required to passivate substantially all the dangling bonds associated with the semiconductor surface 540.

**[0051]** In some cases, passivation of the semiconductor surface 540 will include removing (or terminating) dangling bonds located proximate to the surface of the semiconductor material, including those at the surface as well as those within a few molecular dimensions from the surface. This process may stabilize the surface of the semiconductor material and may improve the controllability of subsequent fabrication operations. Passivation may also reduce the density of surface states that may exist at the semiconductor surface as a result of the discontinuation of the semiconductor crystal at the surface. This may improve consistency and performance of the

semiconductor device, inasmuch as such states are known to interfere with proper device operation. For example, they may provide surface charge states that result in a pinning of the Fermi level.

### III. Forming Interface Layers

**[0052]** Exemplary methods for forming interface layers to provide (i) passivation of semiconductor surfaces, and (ii) displacement of the semiconductor from the metal to eliminate or at least reduce of the effects of MIGS within the semiconductor when in the presence of the metal (collectively referred to herein as depinning the Fermi level of the semiconductor) with hydrogen, fluorine or nitrogen are presented below to further illustrate the concepts of the present invention. Other passivation materials may include arsenic, oxygen or an oxynitride, and in some cases such passivation layers are combined with separation layers (e.g., made of an oxide) to complete the interface layer.

#### A. Hydrogen And Fluorine

**[0053]** An interface layer may contain hydrogen, fluorine, or both hydrogen and fluorine (e.g., in the form of a hydride and/or a fluoride). One method for forming an interface layer on a semiconductor surface with hydrogen and fluorine includes cleaning the semiconductor substrate with a cleaning solution, immersing the cleaned substrate in a hydrogen fluoride solution (or other liquid containing hydrogen and fluorine ions) having an effective concentration typically between about 1%-50% by weight, waiting an effective period of time, typically between about several seconds and about 5 minutes, removing the substrate from the hydrogen fluoride solution, optionally rinsing the substrate in deionized water, and blow-drying the substrate with nitrogen. Such a method may form an interface layer containing hydrogen and fluorine that are bonded (e.g., covalently) to the semiconductor surface.

**[0054]** It should be noted that long rinses in deionized water, generally longer than about 30 seconds, might remove the hydrogen passivation. Thus, deionized water rinses might advantageously be kept to less than about 30 seconds to maintain the hydrogen passivation of the surface. Also, the higher the concentration of the hydrogen fluoride during the immersion, the greater the concentration of fluorine passivation. Finally, methods are also contemplated where the ratio of hydrogen to fluorine passivation is altered by removing either the hydrogen or the fluorine.

[0055] An interface layer formed in this fashion may be best suited for applications where a subsequent metal layer is deposited over the interface layer in a generally non-invasive fashion, for example using a thermally evaporated source. Experiments by the present inventors to date suggest that using other approaches (e.g., plasma deposition) may cause damage to the thin (e.g., monolayer thick) interface layer contemplated as part of the present invention.

#### **B. Nitrogen**

[0056] In a further embodiment, an interface layer may contain nitrogen (e.g., in the form of silicon nitride). One method for forming an interface over a semiconductor surface with nitrogen includes heating a substrate containing the semiconductor surface in the presence of a nitrogenous material (that is, a gas or other material containing nitrogen). For example, a substrate containing an exposed silicon surface may be annealed at a temperature between about 300°C and about 750°C, which is lower than temperatures conventionally used for Rapid Thermal Nitridation (RTN), under a gaseous ambient having, for example, ammonia (NH<sub>3</sub>) at some effective partial pressure. By exposed, we mean a clean surface, free of everything except silicon. Such a method may form an interface layer containing nitrogen, often in the form of a nitride, bonded to the semiconductor surface. Note that the present inventors have observed indications suggesting that in these low temperature conditions interface layer growth is self-limiting, depending only on temperature.

[0057] According to another embodiment, an interface layer that includes nitrogen may be formed on an exposed surface of a semiconductor material by a method that includes heating a semiconductor material to a substantially high temperature under vacuum and exposing the semiconductor material to a substantially small amount of a nitrogenous material, such as ammonia. The method may include placing a semiconductor having an exposed semiconductor surface in a heating chamber, pulling a vacuum of less than about one millionth of a Torr, or more favorably an ultra high vacuum of less than 10<sup>-9</sup> Torr, and then heating the semiconductor in the heating chamber to a substantially high temperature. The higher the vacuum, the longer the substrate may be heated without growth of an oxide from residual oxygen or water in the chamber. Thus, the process may include heating the semiconductor to a temperature that is between about 900°C and about 1000°C, or higher, in an inert ambient. As desired, the semiconductor may be exposed to hydrogen gas, or an equivalent, to reduce any native oxide on the semiconductor. These high temperatures may provide

for greater passivation of the semiconductor surface as compared with results that may be achieved at lower temperatures.

[0058] Then, the heated semiconductor may be exposed to a substantially small amount of a nitrogenous material, such as ammonia. This may include exposing the semiconductor surface to ammonia for a substantially short period of time. For example, the surface may be subjected to a burst or pulse of ammonia lasting for a time period between about 0.5 seconds and about 5 seconds. Alternatively, the surface may be exposed to a controlled, small amount of ammonia over an arbitrarily longer period of time. In this way, the substantially small amount of ammonia will react with the surface to form a nitrogenous interface layer, such as a nitride layer, thereon and then further growth of the interface layer will cease. Then the semiconductor may be cooled from the substantially high temperature to ambient temperature and removed from the heating chamber. Further annealing of the substrate and the grown nitride layer may also be performed in the vacuum chamber before removal, at a substantially elevated temperature between about 700°C and 1000°C, or higher.

[0059] Advantageously, it has been unexpectedly observed that a process such as that described above and incorporating substantially high temperature exposure for substantially short periods may be used to controllably form thin yet effective interface layers. That is, the present inventors have observed that in the creation of thin interface layers that include nitrogenous materials, temperature appears to be a dominant factor in controlling thickness. For example, by such methods effective interface layers may be formed having a thickness that is less than about 1 nm, less than about 0.5 nm, less than about 0.2 nm, or having a thickness that corresponds to essentially a single monolayer sufficient to passivate essentially all dangling bonds proximate the semiconductor surface.

[0060] Further, thin interface layers may be advantageously grown on a semiconductor in the presence of nitrogen gas, or other inert nitrogen-containing gas. The reaction rate of a semiconductor such as silicon with nitrogen gas is significantly lower than that of a reactive nitrogen-containing gas such as ammonia. The slow growth rate may be desirable for better control of the growth of films of nitrogen on a semiconductor of a thickness of less than about 1 nm, less than about 0.5 nm, less than about 0.2 nm, or having a thickness that corresponds to essentially a single monolayer sufficient to passivate essentially all dangling bonds proximate the silicon surface.

#### IV. Diodes Containing Passivated Semiconductor Surfaces

[0061] Diodes made from Schottky barriers (i.e., asymmetric electrical potentials formed at a junction between a metal and a semiconductor) are widely used in rectifiers in power supply and control applications. As used herein, the terms Schottky diode, metal-semiconductor junction diode, diode, and rectifier are all related and appear in order from more specific at the left to more general at the right. Likewise, the terms Schottky barrier, metal-semiconductor barrier, conductor-semiconductor junction, and multi-material junction are all related and appear in order from more specific at the left to more general at the right. The term Schottky diode will be used to refer to a diode containing a Schottky barrier.

[0062] As mentioned above, the present inventors have devised a scheme to control or adjust a Schottky barrier height by forming an interface layer (which includes or sometimes consists of a passivation layer that includes an oxide, oxynitride, nitride, arsenide, hydride, fluoride, or an equivalent) between a metal and a semiconductor. This scheme differs from past attempts by others to control barrier height, which attempts generally involved either using a silicide as a contact metal (and thus limiting the choices of available contact metals to those that can form silicides), or using esoteric substrates that exhibit wide bandgaps. Further, in previous devices the Fermi level of the semiconductor remains pinned, with the barrier height being virtually independent of the metal used. Finally, doping of substrates has also been attempted, however, it has not been shown to truly affect the barrier height of the substrate material. For example, PtSi contacts have reduced resistance due to high silicon doping such that the current across the junction is dominated by tunneling through the barrier. Doping may thus lead to cases where the top of the barrier may be so thin as to be essentially transparent to electrons, however, doping does not appear to allow actual tuning of the barrier height.

[0063] Figure 6 shows an example of a diode 600 containing, according to one embodiment of the present invention, an interface layer 620 disposed between and attached to both a semiconductor 610 and a conductor 630. The conductor and the semiconductor are operable to be electrically coupled with different voltages associated with the operation of the diode 600 and to pass electrical current through a passivated semiconductor surface formed at the junction between the semiconductor 610 and the interface layer 620.

[0064] The conductor 630 contains a conductive material such as a metal or an alloy of a metal. The terms metal, conductive material, and conductor are all related and appear in order from specific at the left to general at the right. In general, the terms refer to a highly electrically conductive

substance that has a Fermi energy level that sits in a partially filled band. Unless otherwise specified, conductors include metals (e.g., pure metals and alloys), and other conductors such as doped polysilicon (a nonporous silicon containing randomly oriented crystallites), doped single crystal silicon, and metal silicides. Note that alloys may have workfunctions different than their constituents and may be designed to have specific workfunctions though selective use of ratios of the constituent metals.

[0065] Often, the conductor is a metal since metals may offer advantages over conductive semiconductors including lower resistance, higher carrier mobilities that provide superior high frequency performance and switching, favorable low power characteristics, and ease of manufacturing control. Use of metals may also avoid the need to perform semiconductor doping, which may simplify manufacturing and improve quality control.

[0066] Metals that are contemplated include pure metals, alloys, refractory metals, metals that do not form silicides, metals physically deposited by substantially non-invasive processes such as by condensation of a thermally evaporated metal vapor, and metals having a predetermined work function. The use of non-invasively deposited metals may allow for forming the metal on a thin interface layer without disrupting the passivation properties of the layer.

[0067] A metal having a predetermined work function may be a metal having a work function smaller or greater than that of the semiconductor, depending on the desired application. Often, the semiconductor will be silicon. In this case by the work function of a semiconductor or silicon we mean the energy in the middle of the semiconductor bandgap. Exemplary metals that have a work function smaller than silicon include Group 3A elements, aluminum (Al), indium (In), titanium (Ti), chromium (Cr), tantalum (Ta), cesium (Cs), magnesium (Mg), erbium (Er), ytterbium (Yb), manganese (Mn), lead (Pb), silver (Ag), yttrium (Y), and zinc (Zn). Exemplary metals that have a work function greater than silicon include platinum (Pt), gold (Au), tungsten (W), nickel (Ni), molybdenum (Mo), copper (Cu), cobalt (Co), and palladium (Pd).

[0068] The semiconductor-interface layer-conductor configuration illustrated in **Figure 6** defines what the present inventors have chosen to call a “passivated Schottky barrier”. The passivated Schottky barrier is a naturally formed electrical potential barrier to an electron or hole at the Fermi energy (the electrochemical potential) in the conductor due to a depletion region formed in the semiconductor adjacent the conductor. The passivated Schottky barrier may deviate in barrier height from a standard un-passivated Schottky barrier that would form naturally at a contact junction

between the semiconductor and the conductor without the interface layer disposed therebetween. That is, the passivated Schottky barrier may have a barrier height that depends predominantly upon the bulk characteristics of the semiconductor and the conductor, rather than on surface properties, and may depend in part on the characteristics of the interface layer.

[0069] Indeed, the present inventors have determined that changes in barrier height are approximately monotonic and continuous for variations in surface passivation thickness by nitridation of the semiconductor substrate. More specifically, experiments by the present inventors in a regime where the nitride layer is sufficiently thick to remove MIGS show that temperature of interface layer formation has the strongest effect on barrier height. In other regimes, thickness may be critical. Ideally, if all surface states are removed, barrier height should be controllable simply by the choice of metal used.

[0070] To understand why thickness of the interface layer is important, refer briefly to **Figure 8** where a graph of interface-specific contact resistance versus interface thickness is shown. The graph is for a structure where the workfunction of the metal is the same as the electron affinity in the semiconductor, such that the Fermi level of the metal lines up with the conduction band of the semiconductor. At large thicknesses, the interface layer poses significant resistance to current. As thickness decreases, resistance falls due to increased tunneling current. However, there comes a point where even as the interface layer continues to get thinner, resistance increases. This is due to the effect of MIGS, which increasingly pull the Fermi level of the metal down towards mid-gap of the semiconductor, creating a Schottky barrier. The present inventors have discovered that this competition results in an optimum thickness, as shown in the illustration, where the resistance is a minimum. At this thickness the effect of MIGS has been sufficiently reduced to depin the metal and lower the Schottky barrier, and the layer is still sufficiently thin to allow significant current flow across the interface layer. Contact resistances of less than or equal to approximately 2500  $\Omega\text{-}\mu\text{m}^2$ , 1000  $\Omega\text{-}\mu\text{m}^2$ , 100  $\Omega\text{-}\mu\text{m}^2$ , 50  $\Omega\text{-}\mu\text{m}^2$ , 10  $\Omega\text{-}\mu\text{m}^2$  or even less than or equal to 1  $\Omega\text{-}\mu\text{m}^2$  may be achieved.

[0071] Characteristics that may be adjusted to provide a desired barrier height thus include the passivation material used (e.g., selection based on bandgap), the interface layer thickness (e.g., especially where the interface layer is a compound layer formed of a passivation layer and a separation layer), the method of forming the interface layer (e.g., control of parameters such as

temperature), the interface layer thickness that is substantially similar to a penetration depth of MIGS formed at a metal interface, the metal used for the source and/or drain, and other characteristics.

[0072] One advantage of the ability to adjust the Schottky barrier height with the introduction of interface layer 620 is the ability to form a substantially high barrier height. For example, an interface layer may be used to create a Schottky barrier having a barrier height that is greater than can be achieved through the use of metal silicides, greater than about 2.0 eV, or greater than about 2.5 eV (using a semiconductor with a bandgap at least this large), or nearly 1.0 V using silicon. Such high barrier heights imply the ability to withstand high voltages before breakdown occurs. Thus, Schottky barriers having such high barrier heights may be particularly useful in high-voltage Schottky diodes.

[0073] Another advantage achieved through the use of the interface layer 620 is greater flexibility afforded in selecting a conductor 630. Typically, metals chosen for application in classic Schottky diodes are those that can form a silicide with a silicon semiconductor. The formation of the silicide helps to reduce surface states (resulting from dangling bonds), but not the effects of MIGS. Thus, the Fermi level at the semiconductor surface is still pinned. Using metals that form silicides upon contact with silicon may thus help to make the devices more reproducible in a manufacturing environment, but such devices still suffer from the drawback of having a barrier height that is fixed.

[0074] According to one embodiment of the present invention, however, one may select a conductor that is not able (or not readily able) to form a silicide with the semiconductor. The metal silicide is not needed because the interface layer provided in accordance with the present invention passivates the semiconductor surface and also reduces or eliminates the effect of MIGS. This may allow for selection of a metal that has properties such as a desirable work function or Fermi level energy, even though that metal may not form a metal silicide.

[0075] For example, to make large-barrier diodes, for an *n*-type doped silicon semiconductor, a metal may be selected that has a work function that is either substantially equal to the valence band energy of the semiconductor or that is within about 0.1 eV to about 0.3 eV of the valence band energy of the semiconductor. Similarly, for a *p*-type doped silicon semiconductor, a metal may be selected that has a work function substantially equal to the conduction band energy of the semiconductor. For Schottky diodes configured in accordance with the present invention, the Fermi level of the metal may lie anywhere in the bandgap of the semiconductor when an interface layer is

disposed within the junction, resulting in diodes of various barrier heights. The Fermi level of the metal may also lie in the conduction or valence band of the semiconductor.

[0076] The use of interface layer 620 thus provides a way to tune, adjust, or control the height of the barrier between the conductor and the semiconductor. Without the interface layer 620, the barrier height would be substantially un-tunable, un-adjustable, and fixed (as discussed above).

[0077] The role played by interface layer 620 in tuning, adjusting, or controlling the height of the barrier between the conductor 630 and the semiconductor 610 may be understood as a depinning of the Fermi level of the semiconductor. That is, the interface layer may reduce surface states by bonding to the semiconductor material to consume dangling bonds. Additionally, the interface layer may reduce the formation of MIGS in the semiconductor by providing a thickness and bandgap that prevent the electron wave function (of the metal) from penetrating into the semiconductor. The electron wave function may instead penetrate into the interface layer and form MIGS within the interface layer at an energy related to the states of the interface layer material. As desired, the density of the MIGS and the depth of MIGS penetration into the interface layer may be reduced by choosing an interface layer material or materials having a larger bandgap or higher effective mass than the semiconductor.

[0078] According to one embodiment of the present invention then, the interface layer 620 is incorporated into a device operable to pass current through the semiconductor surface and the interface layer during device operation. In such an embodiment, it may be desirable to use an interface layer having a thickness of a monolayer, or, for example between about 0.1 nm and about 0.3 nm, and also having a wide bandgap (as compared to that of the semiconductor) so that the interface layer both de-pins the Fermi level (so that the barrier height depends predominantly on bulk properties of the junction materials) and allows sufficient current transfer across it. Advantageously, such interface layers may be sufficiently thin to provide low impedance to current flow (due to the exponential dependence of direct tunneling on barrier thickness), which is desirable for many semiconductor devices, while also providing sufficient semiconductor surface passivation to allow an adjustable barrier height. That is, the interface layer may allow passivation of surface states and reduction (or elimination) of MIGS in the semiconductor to allow for an adjustable barrier height with a substantially thin layer that allows sufficient current to be transferred across the interface layer.

**[0079]** There are several methods by which the barrier height can be made adjustable. For example, adjustment may be made by tuning the degree of Fermi level pinning. In other words, some embodiments may allow for a sufficiently thin interface layer so that not all of the effects of MIGS in the Si are eliminated. Further, the pinning may be varied by combinations of thickness of the interface layer and the choice of interface material. The metal in contact with the interface layer may be pinned by MIGS at different levels in different materials. Conversely, or in addition, the passivation may be left incomplete to allow for an effective level of unpassivated states. Complete depinning of the Fermi level (that is removal of all surface states in Si including MIGS) is another option, in which case one could tune the barrier height simply by choosing a pure metal or an alloy that possesses the desired workfunction. In that case, the barrier height is determined by Equation (1), which until now has been an unrealizable idealization. Note that the type of tuning being discussed here is adjustment of the barrier height by altering the structure of the junction at the time of manufacture, not by varying an externally applied condition during junction operation.

**[0080]** Figure 7a – 7d show relationships between Fermi energy, conduction band energy, and valence band energy for various Schottky barriers containing a metal in contact with (or in close proximity to) a semiconductor, where the bandgap ( $E_g$ ) of the semiconductor exists between the conduction band ( $E_c$ ) and the valence band ( $E_v$ ). In this example, the work function of the metal  $\Phi_M$  is chosen to be approximately equal to the electron affinity  $\chi_s$  of the semiconductor. In Figure 7a, an unpassivated Schottky barrier 700 is shown. In this example, the Fermi level ( $E_F$ ) of the metal 730 is pinned in the bandgap of the semiconductor 710. This results in a discontinuity in the vacuum level caused by a charged dipole at the interface.

**[0081]** In Figure 7b, the interface layer 720b is thick enough to passivate dangling bonds at the surface of the semiconductor 710, but not thick enough to eliminate or sufficiently reduce the effect of MIGS. As a result, the band structure is largely unaltered from that seen in the previous illustration. Similarly, in Figure 7c, when the interface layer 720c is sufficiently thick to eliminate or reduce the effect of MIGS but not to passivate the semiconductor surface, little change in the energy band structure is observed. However, as shown in Figure 7d, when the interface layer 720d is sufficient to both eliminate or reduce the effect of MIGS and to passivate the semiconductor surface, we see the Fermi level of the metal aligning with the conduction band of the semiconductor (i.e., the Fermi level of the semiconductor has been depinned and no longer lines up with the Fermi level of the metal). The vacuum level is now continuous as there is no charged dipole at the

interface. Thus, the band structure of a device constructed in this fashion is a result of only bulk material properties, not properties of the surface. By way of example, the materials in such cases may be Al and Si, with a work function for Al of approximately  $\Phi_M = 4.1$  eV and the electron affinity for Si of approximately  $\chi_S = 4.05$  eV.

#### V. Transistors Containing Passivated Semiconductor Surfaces

[0082] The interface layers described herein may be used in connection with a semiconductor surface of a channel in a field effect transistor. That is, an interface layer may be disposed between a source and a channel, a channel and a drain, or both of an insulated gate field effect transistor. Such use of an interface layer is described in detail in co-pending U.S. Patent Application No.: \_\_\_\_\_, \_\_\_\_\_ entitled "INSULATED GATE FIELD EFFECT TRANSISTOR HAVING PASSIVATED SCHOTTKY BARRIERS TO THE CHANNEL", filed \_\_\_\_\_, 2002 by the present inventors, and assigned to the assignee of the present invention.

[0083] The source and drain contacts at the channel of a field effect transistor are examples of a broader category of metal-interface layer-semiconductor contacts that make up the present invention. In the past, such contacts generally comprised a silicide-n<sup>+</sup>Si junction, which formed a somewhat "leaky" Schottky diode, with a Fermi level of the semiconductor pinned at the midgap. In contrast, the present invention provides a contact wherein the Fermi level of the metal is aligned with the conduction band of the semiconductor (e.g., as shown in Figure 7d). Note that in other cases, depending on the type of semiconductor material and conductors used, the Fermi level of the metal may align with the valence band of the semiconductor.

[0084] Although both types of junctions (i.e., the new passivated Schottky barrier junction and the conventional silicide-semiconductor junction) permit tunneling currents, the present junction can be fabricated with a much thinner interface layer as compared to the thickness of the silicide layer used previously. Indeed, thickness of an order of magnitude less than the silicide thickness can be expected. In a conventional silicide – semiconductor junction a Schottky barrier is formed which is comprised of a depletion layer. The tunnel barrier presented by such a depletion layer may be an order of magnitude thicker than the dielectric tunnel barrier in the present invention. The thinner interface layers provided by the present invention permit higher current across the junction (i.e., lower junction specific contact resistance).

**[0085]** Two other properties of the dielectric deserve mention. First is the property of the height of the barrier compared to the semiconductor conduction band (for electrons). In making the barrier thinner than a silicide barrier, the tradeoff may be a higher tunnel barrier (e.g., 2 eV for nitride, compared with about half the gap of 0.6 eV for silicide). Spacer layers may be used with lower barriers (e.g., TiO<sub>2</sub> has a barrier of less than 1 eV). Nevertheless, even with the higher barrier to electrons, the present inventors have determined that the resistance can still be one hundred times lower than a contact to silicon with a silicide barrier.

**[0086]** The second property is the effective mass of electrons in the dielectric. Larger mass electrons will not penetrate as far (i.e., because of their shorter wavelength) from the metal into the semiconductor. The less the electrons penetrate into the dielectric, the less the effect of MIGS in the dielectric. Thus, MIGS in the dielectric are reduced with larger bandgap and larger effective mass.

**[0087]** In addition the junction of the present invention can be used in making contacts to source or drain implanted wells and will have the advantage of reducing the need for high doping levels (which are now reaching their limits of solid solubility). The high doping profiles were required in the past in order to keep the junction depletion layer relatively thin, so as to increase the tunneling current, thus reducing the junction resistance. However, it is becoming increasingly difficult to increase doping profiles in order to provide low resistance junctions. It may be possible to reach the same level of resistance with a lower doping concentration using the present invention. It may further be possible to achieve much lower resistance even with lower doping concentration. When the present invention is used with high doping levels, the resistance will be further reduced.

**[0088]** Thus, methods and applications for semiconductor-interface layer-metal junctions have been described. Although described with reference to specific embodiments it should be remembered that various modifications and changes may be made to the techniques described herein without departing from the broader spirit and scope of the invention. The specification and drawings are accordingly to be regarded in an illustrative rather than a restrictive sense and the invention measured only in terms of the claims, which follow.

## CLAIMS

What is claimed is:

1. An electrical device, comprising:
  - a metal;
  - a silicon-based semiconductor having a Fermi level; and
  - an interface layer disposed between and in contact with both the metal and the semiconductor and configured to depin the Fermi level of the semiconductor,  
wherein the electrical device has a specific contact resistance of less than or equal to approximately  $1000 \Omega - \mu\text{m}^2$ .
2. The electrical device of claim 1 wherein the interface layer includes a passivating material.
3. The electrical device of claim 2 wherein the passivating material comprises one or more of a nitride, a fluoride, an oxide, an oxynitride, a hydride and/or an arsenide of silicon.
4. The electrical device of claim 3 wherein the interface layer consists essentially of a monolayer configured to depin the Fermi level of the semiconductor.
5. The electrical device of claim 2 wherein the interface layer further includes a separation layer.
6. The electrical device of claim 1 wherein the specific contact resistance is less than or equal to approximately  $100 \Omega - \mu\text{m}^2$ .
7. The electrical device of claim 1 wherein the specific contact resistance is less than or equal to approximately  $50 \Omega - \mu\text{m}^2$ .
8. The electrical device of claim 1 wherein the specific contact resistance is less than or equal to approximately  $10 \Omega - \mu\text{m}^2$ .

9. The electrical device of claim 1 wherein the specific contact resistance is less than or equal to approximately  $1 \Omega\text{-}\mu\text{m}^2$ .

10. The electrical device of claim 1 wherein the interface layer comprises a passivation layer fabricated by heating the semiconductor in the presence of nitrogenous material.

11. The electrical device of claim 10 wherein the nitrogenous material comprises at least one of ammonia ( $\text{NH}_3$ ), nitrogen ( $\text{N}_2$ ) or unbound nitrogen (N).

12. An electrical device, comprising a metal – interface layer – Si-based semiconductor junction in which the interface layer includes a passivating material and the electrical device has a specific contact resistance of less than approximately  $1000 \Omega\text{-}\mu\text{m}^2$ .

13. The electrical device of claim 12 wherein the specific contact resistance is less than or equal to approximately  $100 \Omega\text{-}\mu\text{m}^2$ .

14. The electrical device of claim 12 wherein the specific contact resistance is less than or equal to approximately  $50 \Omega\text{-}\mu\text{m}^2$ .

15. The electrical device of claim 12 wherein the specific contact resistance is less than or equal to approximately  $10 \Omega\text{-}\mu\text{m}^2$ .

16. The electrical device of claim 1 wherein the specific contact resistance is less than or equal to approximately  $1 \Omega\text{-}\mu\text{m}^2$ .

17. The electrical device of claim 12, wherein the passivating material comprises one or more of a nitride, an oxide, an oxynitride a hydride, a fluoride and/or an arsenide of silicon.

18. The electrical device of claim 17, wherein the interface layer comprises a passivation layer and a separation layer.

19. A method, comprising depinning a Fermi level of a silicon-based semiconductor in an electrical junction through the use of an interface layer disposed between a surface of the semiconductor and a conductor, wherein the interface layer (i) has a thickness sufficient to reduce effects of metal-induced gap states in the semiconductor while providing the junction with a specific contact resistance of less than approximately  $1000 \Omega - \mu\text{m}^2$ , and (ii) passivates the surface of the semiconductor.
20. The method of claim 19 wherein the specific contact resistance is less than or equal to approximately  $100 \Omega - \mu\text{m}^2$ .
21. The method of claim 19 wherein the specific contact resistance is less than or equal to approximately  $50 \Omega - \mu\text{m}^2$ .
22. The method of claim 19 wherein the specific contact resistance is less than or equal to approximately  $10 \Omega - \mu\text{m}^2$ .
23. The method of claim 19 wherein the specific contact resistance is less than or equal to approximately  $1 \Omega - \mu\text{m}^2$ .
24. The method of claim 19 wherein the interface layer has a thickness sufficient to provide a specific contact resistance of the electrical junction of less than or equal to approximately  $1 \Omega - \mu\text{m}^2$ .
25. The method of claim 19 wherein the interface layer includes a passivating material selected from the list comprising: an arsenide, a hydride, a fluoride, an oxide, an oxynitride and a nitride of silicon.
26. The method of claim 25 wherein the interface layer consists essentially of a monolayer.
27. The method of claim 19 wherein the interface layer is grown on the semiconductor surface at temperatures above approximately  $300^\circ\text{C}$ .

28. The method of claim 27 wherein the interface layer is grown in the presence of a nitrogenous material.

29. The method of claim 28 wherein the nitrogenous material comprises one of ammonia (NH<sub>3</sub>), nitrogen (N<sub>2</sub>), or unbound nitrogen (N).

30. The method of claim 19 wherein the interface layer includes a passivation layer grown by immersion of the semiconductor in a liquid containing hydrogen and fluorine ions.

31. An electrical device, comprising a junction between a Si-based semiconductor and a conductor separated from the semiconductor by an interface layer having a thickness that allows a Fermi level of the conductor to align with a conduction band of the semiconductor, wherein the electrical device has a specific contact resistance less than approximately 1000 Ω-μm<sup>2</sup>.

32. The electrical device of claim 31 wherein the specific contact resistance is less than or equal to approximately 100 Ω-μm<sup>2</sup>.

33. The electrical device of claim 31 wherein the specific contact resistance is less than or equal to approximately 50 Ω-μm<sup>2</sup>.

34. The electrical device of claim 31 wherein the specific contact resistance is less than or equal to approximately 10 Ω-μm<sup>2</sup>.

35. The electrical device of claim 31 wherein the specific contact resistance is less than or equal to approximately 1 Ω-μm<sup>2</sup>.

36. An electrical device, comprising a junction between a Si-based semiconductor and a conductor separated from the semiconductor by an interface layer having a thickness that allows a Fermi level of the conductor to align with a valence band of the semiconductor, wherein the electrical device has a specific contact resistance less than approximately 1000 Ω-μm<sup>2</sup>.

37. The electrical device of claim 36 wherein the specific contact resistance is less than or equal to approximately  $100 \Omega\text{-}\mu\text{m}^2$ .

38. The electrical device of claim 36 wherein the specific contact resistance is less than or equal to approximately  $50 \Omega\text{-}\mu\text{m}^2$ .

39. The electrical device of claim 36 wherein the specific contact resistance is less than or equal to approximately  $10 \Omega\text{-}\mu\text{m}^2$ .

40. The electrical device of claim 36 wherein the specific contact resistance is less than or equal to approximately  $1 \Omega\text{-}\mu\text{m}^2$ .

41. An electrical device, comprising a junction between a Si-based semiconductor and a conductor separated from the semiconductor by an interface layer having a thickness that allows a Fermi level of the semiconductor to be independent of a Fermi level of the conductor, wherein the electrical device has a specific contact resistance less than approximately  $1000 \Omega\text{-}\mu\text{m}^2$ .

42. The electrical device of claim 41 wherein the specific contact resistance is less than or equal to approximately  $100 \Omega\text{-}\mu\text{m}^2$ .

43. The electrical device of claim 41 wherein the specific contact resistance is less than or equal to approximately  $50 \Omega\text{-}\mu\text{m}^2$ .

44. The electrical device of claim 41 wherein the specific contact resistance is less than or equal to approximately  $10 \Omega\text{-}\mu\text{m}^2$ .

45. The electrical device of claim 41 wherein the specific contact resistance is less than or equal to approximately  $1 \Omega\text{-}\mu\text{m}^2$ .

46. An electrical device, comprising:

a silicon-based semiconductor of either *n*-type or *p*-type semiconductor material;

a metal having a workfunction approximately equal to a conduction band of the semiconductor if the semiconductor is of *n*-type semiconductor material or having a workfunction approximately equal to a valence band of the semiconductor if the semiconductor is of *p*-type semiconductor material; and

an interface layer disposed between and in contact with both the semiconductor and the metal, wherein the electrical device has a specific contact resistance of less than or approximately equal to 1000  $\Omega\text{-}\mu\text{m}^2$ .

47. The electrical device of claim 46 wherein the interface layer includes a passivating material.
48. The electrical device of claim 47 wherein the passivating material comprises one or more of a nitride, a fluoride, an oxide, an oxynitride, a hydride and/or an arsenide of silicon.
49. The electrical device of claim 48 wherein the interface layer consists essentially of a monolayer configured to depin a Fermi level of the semiconductor.
50. The electrical device of claim 47 wherein the interface layer further includes a separation layer.
51. The electrical device of claim 46 wherein the specific contact resistance is less than or equal to approximately 100  $\Omega\text{-}\mu\text{m}^2$ .
52. The electrical device of claim 46 wherein the specific contact resistance is less than or equal to approximately 50  $\Omega\text{-}\mu\text{m}^2$ .
53. The electrical device of claim 46 wherein the specific contact resistance is less than or equal to approximately 10  $\Omega\text{-}\mu\text{m}^2$ .
54. The electrical device of claim 46 wherein the specific contact resistance is less than or equal to approximately 1  $\Omega\text{-}\mu\text{m}^2$ .

55. The electrical device of claim 46 wherein the interface layer comprises a passivation layer fabricated by heating the semiconductor in the presence of nitrogenous material.

56. The electrical device of claim 55 wherein the nitrogenous material comprises at least one of ammonia (NH<sub>3</sub>), nitrogen (N<sub>2</sub>) or unbound nitrogen (N).

57. An electrical device, comprising:

a silicon-based semiconductor of either *n*-type or *p*-type semiconductor material;

a metal having a workfunction near or substantially equal to a conduction band edge of the semiconductor if the semiconductor is of *p*-type semiconductor material, or having a workfunction near or substantially equal to a valence band edge of the semiconductor if the semiconductor is of *n*-type semiconductor material; and

an interface layer disposed between and in contact with both the semiconductor and the metal and configured to depin a Fermi level of the semiconductor.

58. The electrical device of claim 57 wherein the interface layer includes a passivating material.

59. The electrical device of claim 58 wherein the passivating material comprises one or more of a nitride, a fluoride, an oxide, an oxynitride, a hydride and/or an arsenide of silicon.

60. The electrical device of claim 57 wherein the interface layer consists essentially of a monolayer configured to depin a Fermi level of the semiconductor.

61. The electrical device of claim 57 wherein the interface layer further includes a separation layer.

**Fig. 1**

Energy Scales for Metal - Semiconductor Junctions



Fig. 2

Fig. 3



Fig. 4





Fig. 5

Fig. 6



Fig. 8



# INTERNATIONAL SEARCH REPORT

International Application No

PCT/US 03/25054

**A. CLASSIFICATION OF SUBJECT MATTER**  
 IPC 7 H01L29/45 H01L21/285 H01L29/47 H01L21/329 H01L29/872

According to International Patent Classification (IPC) or to both national classification and IPC

**B. FIELDS SEARCHED**

Minimum documentation searched (classification system followed by classification symbols)  
 IPC 7 H01L

Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched

Electronic data base consulted during the international search (name of data base and, where practical, search terms used)

EPO-Internal, INSPEC, COMPENDEX, IBM-TDB, WPI Data, PAJ

**C. DOCUMENTS CONSIDERED TO BE RELEVANT**

| Category <sup>°</sup> | Citation of document, with indication, where appropriate, of the relevant passages                                                           | Relevant to claim No.    |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| X                     | US 3 983 264 A (PADOVANI FRANCOIS A ET AL)<br>28 September 1976 (1976-09-28)<br><br>column 2, line 49 -column 6, line 29;<br>figure 2<br>--- | 1-26,<br>31-54,<br>57-61 |
| X                     | US 5 021 365 A (WARREN ALAN C ET AL)<br>4 June 1991 (1991-06-04)<br><br>column 5, line 64 -column 6, line 49;<br>figures 2,4,9<br>---        | 1-26,<br>31-54,<br>57-61 |
| X                     | EP 0 295 490 A (IBM)<br>21 December 1988 (1988-12-21)<br><br>column 5, line 19 -column 6, line 24;<br>figures 2-5<br>---<br>-/-              | 1-26,<br>31-54,<br>57-61 |

Further documents are listed in the continuation of box C.

Patent family members are listed in annex.

° Special categories of cited documents :

- A\* document defining the general state of the art which is not considered to be of particular relevance
- E\* earlier document but published on or after the international filing date
- L\* document which may throw doubts on priority claim(s) or which is cited to establish the publication date of another citation or other special reason (as specified)
- O\* document referring to an oral disclosure, use, exhibition or other means
- P\* document published prior to the international filing date but later than the priority date claimed

- T\* later document published after the international filing date or priority date and not in conflict with the application but cited to understand the principle or theory underlying the invention
- X\* document of particular relevance; the claimed invention cannot be considered novel or cannot be considered to involve an inventive step when the document is taken alone
- Y\* document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document is combined with one or more other such documents, such combination being obvious to a person skilled in the art.
- &\* document member of the same patent family

Date of the actual completion of the international search

25 November 2003

Date of mailing of the international search report

03/12/2003

Name and mailing address of the ISA

European Patent Office, P.B. 5818 Patentlaan 2  
NL - 2280 HV Rijswijk  
Tel. (+31-70) 340-2040, Tx. 31 651 epo nl,  
Fax: (+31-70) 340-3016

Authorized officer

Berthold, K

## INTERNATIONAL SEARCH REPORT

International Application No

PCT/US 03/25054

## C.(Continuation) DOCUMENTS CONSIDERED TO BE RELEVANT

| Category | Citation of document, with indication, where appropriate, of the relevant passages                                                                                                                                                                                                                                                | Relevant to claim No. |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| Y        | EP 0 789 388 A (AGENCY IND SCIENCE TECHN)<br>13 August 1997 (1997-08-13)<br>page 8, line 37 -page 13, line 6; figure 2<br>---                                                                                                                                                                                                     | 1-61                  |
| Y        | TERAJI T ET AL: "OHMIC CONTACTS TO N-TYPE<br>6H.SIC WITHOUT POST-ANNEALING"<br>MATERIALS RESEARCH SOCIETY SYMPOSIUM<br>PROCEEDINGS, MATERIALS RESEARCH SOCIETY,<br>PITTSBURG, PA, US,<br>8 April 1996 (1996-04-08), pages 149-154,<br>XP002068069<br>ISSN: 0272-9172<br>page 150 -page 153<br>---                                 | 1-61                  |
| Y        | SOBOLEWSKI M A ET AL: "PROPERTIES OF<br>ULTRATHIN THERMAL NITRIDES IN SILICON<br>SCHOTTKY BARRIER STRUCTURES"<br>APPLIED PHYSICS LETTERS, AMERICAN<br>INSTITUTE OF PHYSICS. NEW YORK, US,<br>vol. 54, no. 7,<br>13 February 1989 (1989-02-13), pages<br>638-640, XP000048508<br>ISSN: 0003-6951<br>column 638<br>---              | 27-29,<br>55,56       |
| A        | SZE S M: "METAL-SEMICONDUCTOR CONTACTS"<br>PHYSICS OF SEMICONDUCTOR DEVICES, NEW<br>YORK, JOHN WILEY & SONS, US,<br>1981, pages 245-311, XP002068071<br>ISBN: 0-471-05661-8<br>page 304 -page 306; figures 43,44<br>---                                                                                                           | 1-61                  |
| A        | US 4 056 642 A (SAXENA ARJUN N ET AL)<br>1 November 1977 (1977-11-01)<br>column 5, line 59 -column 6, line 28<br>---                                                                                                                                                                                                              | 1-61                  |
| A        | PORTER L M ET AL: "A critical review of<br>ohmic and rectifying contacts for silicon<br>carbide"<br>MATERIALS SCIENCE AND ENGINEERING B,<br>ELSEVIER SEQUOIA, LAUSANNE, CH,<br>vol. 34, no. 2,<br>1 November 1995 (1995-11-01), pages<br>83-105, XP004000935<br>ISSN: 0921-5107<br>page 100, right-hand column -page 102<br>----- | 1-61                  |

**INTERNATIONAL SEARCH REPORT**

Information on patent family members

International application No

PCT/US 03/25054

| Patent document cited in search report | Publication date | Patent family member(s) |            |  | Publication date |
|----------------------------------------|------------------|-------------------------|------------|--|------------------|
| US 3983264                             | A 28-09-1976     | NONE                    |            |  |                  |
| US 5021365                             | A 04-06-1991     | US                      | 4843450 A  |  | 27-06-1989       |
|                                        |                  | EP                      | 0249768 A2 |  | 23-12-1987       |
|                                        |                  | JP                      | 62299077 A |  | 26-12-1987       |
| EP 0295490                             | A 21-12-1988     | US                      | 4811077 A  |  | 07-03-1989       |
|                                        |                  | DE                      | 3880019 D1 |  | 13-05-1993       |
|                                        |                  | DE                      | 3880019 T2 |  | 28-10-1993       |
|                                        |                  | EP                      | 0295490 A1 |  | 21-12-1988       |
|                                        |                  | JP                      | 1008613 A  |  | 12-01-1989       |
|                                        |                  | JP                      | 1977501 C  |  | 17-10-1995       |
|                                        |                  | JP                      | 7009914 B  |  | 01-02-1995       |
| EP 0789388                             | A 13-08-1997     | JP                      | 2995284 B2 |  | 27-12-1999       |
|                                        |                  | JP                      | 9129901 A  |  | 16-05-1997       |
|                                        |                  | EP                      | 0789388 A2 |  | 13-08-1997       |
| US 4056642                             | A 01-11-1977     | CA                      | 1061915 A1 |  | 04-09-1979       |
|                                        |                  | DE                      | 2720893 A1 |  | 17-11-1977       |
|                                        |                  | FR                      | 2351500 A1 |  | 09-12-1977       |
|                                        |                  | GB                      | 1530237 A  |  | 25-10-1978       |
|                                        |                  | JP                      | 52139366 A |  | 21-11-1977       |
|                                        |                  | NL                      | 7705316 A  |  | 16-11-1977       |