ELECTRONIC DIODE MATRIX DECODER CIRCUITS

Original Filed March 23, 1964



JAMES J. KLINIKOWSKI BY Robert G. Sheer

ATTORNEY

## 1

## 26,780 ELECTRONIC DIODE MATRIX DECODER CIRCUITS

- CIRCUITS James J. Klinikowski, Lehigh County, Pa., assignor to Burroughs Corporation, Detroit, Mich., a corporation of Michigan
- Original No. 3,309,695, dated Mar. 14, 1967, Ser. No. 353,845, Mar. 23, 1964. Application for reissue Mar. 12, 1969, Ser. No. 806,747

Int. Cl. G06f 5/00

U.S. Cl. 340—347 7 Claims 10 Matter enclosed in heavy brackets [] appears in the original patent but forms no part of this reissue specification; matter printed in italics indicates the additions made by reissue.

## ABSTRACT OF THE DISCLOSURE

A signal decoder circuit including five pairs of display switching devices coupled to decimal numerical display means and two control switching devices, each of which 20 controls the operation of five of the display switching devices. Binary-coded decimal signal bits are coupled through an array of AND gates and a diode matrix to the display switching devices and to the control switching devices. The circuit processes each combination of input signal bits and causes one control switching device to select and operate one display switching device which operates the decimal display means corresponding to the particular combination of signal bits.

This invention relates to electronic decoder circuits and, particularly to a diode matrix decoder circuit usable to convert several different binary codes to decimal code.

Electronic decoder circuits using diode matrices are <sup>35</sup> known for converting binary-coded decimal signals to pure decimal signals. However, none of these circuits is what may be termed a "universal" circuit, that is, these circuits cannot be used to decode signals of more than one code system without relatively elaborate modification of the diode matrix and associated circuitry for each code system.

Accordingly, the objects of the present invention are directed toward the provision of an improved electronic decoder circuit using a relatively simple diode matrix and adaptable to decode signals in several different code systems without modification of the diode matrix.

A circuit embodying the invention is particularly useful for decoding biquinary code systems and includes, in brief, 50five pairs of transistors connected together in biquinary fashion, that is, in two groups of five, with one transistor of each pair connected in a group. In addition, a separate auxiliary control transistor is provided to control the operation of each group of five transistors. All of the 55 transistors, including the control transistors, are coupled to a diode matrix in which the diodes are interconnected to provide a plurality of AND gates. A plurality of input terminals are coupled to the AND gates and the signal bits of various binary-coded signals are adapted to be 60 coupled in proper order to selected ones of these terminals so that the proper decimal output is provided for each code input.

In the drawing, the single figure is a schematic representation of a decoder circuit embodying the invention.

A circuit 10 embodying the invention includes five pairs of transistors including the pairs 20 and 20', 21 and 21', 22 and 22', 23 and 23', 24 and 24'. In addition, the circuit includes a pair of control transistors 25 and 25'. Each transistor includes base, emitter, and collector electrodes b, e, and c, respectively. The control transistor 25 has its output or collector electrode coupled through lead 30 to the emitter electrode of one transistor of each pair, for example, transistors 20 to 24. Similarly, the collector or output electrode of control transistor 25' is coupled by lead 34 to the emitter electrode of each of the other transistors of each pair.

The collector or output electrode of each transistor 20 to 24 and 20' to 24' is connected to one of the glow cathodes 38 of a multi-cathode glow tube 40 such as the type 6844A tube to provide a visible display of the decimal output of the circuit 10. In the circuit shown, and for 8-4-2-1 code to be described, the collectors of transistors 24 and 24' are connected to the cathode numerals "0" and "1," respectively; the collectors of transistors 23 and 23' are connected to the cathode numerals "2" and

15 "3," respectively; the collector electrodes of transistors 22 and 22' are connected to cathode numerals "6" and "7," respectively; the collector electrodes of transistors 21 and 21' are connected to cathode numerals "4" and "5," respectively; and the collector electrodes of tran-

sistors 20 and 20' are connected to cathode numerals "8" and "9," respectively.

The emitter electrodes of control transistors 25 and 25' are coupled together and through a suitable resistor 50 to a power source V2 such that the emitters of these transistors are at a potential between logical 1 and logical 0, as defined below.

The tube 40 also includes an anode electrode 60 which is coupled through a resistor 62 to a positive D.C. power source V1.

30 A diode matrix decoding network, embodying the invention, for converting binary-coded decimal information to pure decimal information is coupled to the pairs of transistors to perform the required conversion or decoding operation. The decoding circuit includes a first diode 70, oriented as shown and having its anode coupled through lead 74 to the base electrodes of transistors 20 and 20'. The cathode of diode 70 is provided with an input terminal 78. Diodes 84 and 88 comprise a two-part AND gate and have their anodes connected through lead 90 to the base electrodes of transistors 21 and 21'. Diodes 94 and 98 comprise a two-part AND gate and have their anodes connected through lead 102 to the base electrodes of transistors 22 and 22'. The cathodes of diodes 88 and 94 are connected together by lead 108 to form a sub-pair 45 of diodes, and lead 108 is provided with an input terminal 110. Diodes 112 and 118 comprise another twopart AND gate and have their anodes connected through lead 120 to the base electrodes of transistors 23 and 23'. The cathodes of diodes 98 and 112 are connected together by a lead 128 to form a sub-pair of diodes, and lead 128 is provided with an input terminal 130.

The circuit also includes three diodes 134, 135, and 136 which comprise a three-part AND gate and have their anodes coupled through lead 140 to the base electrodes of transistors 24 and 24'. The cathodes of diodes 118 and 134 are connected together by a lead 148 to form a subpair of diodes, and the lead 148 is provided with an input terminal 150. The cathode of diode 84 is coupled to the cathode of diode 135 by lead 154 to form another subpair of diodes, and lead 154 is provided with an input terminal 160. The cathode of diode 136 is provided with an input terminal 170. A single diode 174 has its anode coupled by lead 178 to the base electrode of transistor 25, and its cathode is provided with an input terminal 65 180. Finally, a single diode 184 has its anode coupled by lead 188 to the base electrode of control transistor 25', and its cathode is provided with an input terminal 190.

It can be seen that the diode matrix includes eight in- $_{70}$  put lines coupled to the cathodes of the diodes and seven output lines coupled between the anodes of the diodes and the transistors. 15

20

30

The positive D.C. power source V1 is coupled through lead 200 and a separate resistor 204 to each of the matrix output lines 74, 90, 102, 140, 178, and 188.

The decoder circuit 10 can be used to convert at least five different binary-coded decimal codes to pure decimal signals. These codes include that 8-4-2-1 code, cyclic 20 Gray code, Watts code, the 2-4-2-1 code, and the 5-4-2-1 code. The truth table for each of these codes is shown below. Each truth table shows the various combinations of code signals and the decimal equiva-10 lent for each.



|                   | Cyclic 20 Gray |      |            |    |  |
|-------------------|----------------|------|------------|----|--|
| Decimal<br>number | G1             | G2   | G <b>3</b> | G4 |  |
| -                 |                | bits | Code       |    |  |
| 0                 | 0              | 1    | 0          | 1  |  |
|                   | 0              |      | 1          | 1  |  |
| 23                | 1              | ō    | 1          | 1  |  |
| 4<br>5            | 0              | 0    | 1          | 1  |  |
| 5                 | Q              | 0    | 1          | 0  |  |
| 67                | 1              | 10   | 1          | 0  |  |
| 8                 | 0              | L 1  |            | 0  |  |
| 9                 | ő              | i    | b b        | 0  |  |

| Watts |      |      |     |                            |  |
|-------|------|------|-----|----------------------------|--|
| (14   | G3   | G2   | G1  | Decima<br>number           |  |
|       | Code | bits |     |                            |  |
| 0     | 0    | 0    | 0   | 0                          |  |
| 0     | 0    | 0    | 1   | 1                          |  |
| 0     | 0    | 1    | 1   | 1<br>2<br>3<br>4<br>5<br>6 |  |
| 0     | 0    | 1    | 0   | 3                          |  |
| 0     | 1    | 1    | 0   | 4                          |  |
| 1 1   | 1    |      | 0   | D C                        |  |
| 1     | 0    | 1    | 0   |                            |  |
|       | 0    | 0    | 1   | 78                         |  |
| 1     | 0    | 0    | n n | 9                          |  |

| 2                                                        | 4                                         | 2′                                        | 1                                              | Decimal<br>number                              |
|----------------------------------------------------------|-------------------------------------------|-------------------------------------------|------------------------------------------------|------------------------------------------------|
|                                                          | Code                                      | bits                                      |                                                |                                                |
| 0<br>0<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9 |



In order to utilize the circuit 10 convert the 8-4-2-1 code to pure decimal, the signal bits of the 8-4-2-1 binary-coded decimal signal are connected to the input terminals as follows:

the  $\frac{2^{9}}{2^{9}}$  bit is coupled to the terminal the  $\frac{2^{9}}{2^{9}}$  bit is coupled to the terminal the  $\frac{2^{3}}{2^{3}}$  bit is coupled to the terminal  $\frac{2^{5}}{2^{2}}$  bit is coupled to the terminal the  $\frac{2^{2}}{2^{2}}$  bit is coupled to the terminal the  $2^{1}$  bit is coupled to the terminal the  $2^{2}$  bit is coupled to the terminal the  $2^{3}$  bit is coupled to the terminal

It is understood that  $\overline{2^0}$  is the complement of  $2^0$  and  $\overline{2^1}$  is complement of  $2^1$ , etc. In addition, logical 0 in the truth table represents a negative voltage, for example, -6 volts, and logical 1 represents a more positive voltage, for example, zero volts.

In the circuit 10, a current flow path is provided from the positive D.C. power source V1 through each of the resistors 204 and through each of the matrix output lines 74, 90, 102, 120, 140, 178, and 188 and through 40 one of the transistors of each pair, depending on the state of the control transistors 25 and 25'. The presence or absence of each current flow in any of these seven matrix output lines is determined by the poten-

tial applied to the line by the combination of input signals appearing at the input to the diode matrix. If a negative potential appears on a matrix output line, then no current flows through it or either of the transitors to which it is connected. If a more positive potential appears on the line, then current can flow through this 50 lead and through one of the transistors of the pair of transistors to which it is connected.

Assuming that the group of binary-coded decimal signal bits is applied representing decimal 0, then the 8, 4, 2, and 1 bits are logical zero which is -6 volts and 55 their complements are logical 1 which is zero volts. This combination of signal bits turns on control tran-

sistor 25'. The other signal bits applied through the diode matrix product current flow only in line 140, and this current turns on transistor 24' which in turn en-60 ergizes cathode numeral "0" in tube 40.

The other combinations of signal bits in the 8-4-2-1truth table, when applied to the input of the diode matrix, cause current to flow in one matrix output line. This one matrix output line energizes the transistor coupled to the above setbeds purpore correction the correct

65 to the glow cathode numeral representing the correct decimal number corresponding to the applied combination of signal bits.

In order to use the circuit 10 to perform the same decoding operation for the other codes, it is only neces-70 sary to (1) connect the signal bits to the proper input terminals and (2) connect the collector electrodes of the transistor pairs to the correct cathode electrodes in

the indicator tube 40. The following tables show the codes and the arrange-75 ment of their connections to the input terminals and the

5

corresponding connections of the collectors of the transistors.

| Input                                               | 5421                                 | Transistor                                                           | Cathode                                        |
|-----------------------------------------------------|--------------------------------------|----------------------------------------------------------------------|------------------------------------------------|
| Terminal                                            | Bit                                  |                                                                      | Numeral                                        |
| 78<br>110<br>130<br>150<br>160<br>170<br>180<br>190 | 4<br>2<br>1<br>2<br>1<br>4<br>5<br>5 | 20<br>20'<br>21<br>21'<br>22<br>22'<br>23<br>23'<br>23'<br>24<br>24' | 9<br>4<br>7<br>2<br>8<br>3<br>6<br>1<br>5<br>0 |

| Input<br>Terminal | Watts<br>Bit   | Transistor | Cathode<br>Numeral |
|-------------------|----------------|------------|--------------------|
| 78                | Ga             | 20         | 5                  |
| 110               | <u>G</u>       | 20'        | 4                  |
| $130 \\ 150$      | G1<br>G2       | 21<br>21'  | 9<br>0             |
| 160               | G2<br>G1<br>G3 | 22         | 8                  |
| 170               |                | 22'<br>23  | 1                  |
| 180<br>190        |                | 23         | 2                  |
| 100               |                | 24<br>24'  | 6                  |

| Input                                               | 2 4 2'1                                                                                                                     | Transistor                                             | Cathode                                        |
|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------|
| Terminal                                            | Bit                                                                                                                         |                                                        | Numeral                                        |
| 78<br>110<br>130<br>150<br>160<br>170<br>180<br>190 | $   \begin{bmatrix}     2 \\     4 \\     2^1 \\     2^1 \\     2^1 \\     2^1 \\     2 \\     1 \\     1   \end{bmatrix} $ | 20<br>20'<br>21<br>22<br>22'<br>23<br>23'<br>24<br>24' | 1<br>0<br>7<br>6<br>9<br>8<br>5<br>4<br>3<br>2 |

| Input<br>Terminal | Cyclie 20<br>Gray bit                         | Transistor | Cathode<br>Numeral |
|-------------------|-----------------------------------------------|------------|--------------------|
| 78                | $\frac{\overline{G}^3}{\overline{G}^2}_{G^1}$ | 20         | 9                  |
| 110               | G <sup>2</sup>                                | 20'        | 0                  |
| 130               | G1                                            | 21         | 5                  |
| 150               | G2                                            | 21'        | 4                  |
| 160               | G1                                            | 22         | 6                  |
| 170               | Gı                                            | 22'        | 3                  |
| 180               | 62<br>63<br>63<br>64<br>64                    | 23         | 7                  |
| 190               | - Ă                                           | 23'        | 2                  |
|                   | -                                             | 24         | 8                  |
|                   |                                               | 24'        | i                  |

From the foregoing description, it can be seen that the circuit of the invention can be used to convert many binary-coded decimal codes to pure decimal code. It is noted that each such code which can be decoded has a 60 biquinary characteristic which means that the truth table for the code includes one column of bits containing five logical zeroes and five logical ones. This column of signal bits is called the separator or control column and is used to operate the auxiliary transistors. In addition, 65 an examination of the other rows and columns of bits shows that the rows of bits can be grouped into five pairs of identical rows of bits with one member of a pair being associated with a logical zero in the separator column and the other member of the pair being asso- 70 ciated with a logical zero and one associated with a one in the separator column. Those skilled in the art will understand that this type of code produces a two-layer Veitch diagram which includes four signals in one layer and one signal in the other. Thus, it appears that there 75

are many codes which satisfy these requirements and can be decoded by the circuit 10.

What is claimed is:

1. A decoder circuit including

five pairs of transistors and a pair of auxiliary transistors, each of which is coupled to and controls the operation of one transistor of each pair of transistors, a diode matrix,

eight input lines to said diode matrix,

- 10 seven output lines from said diode matrix coupled to said transistors, and
- said diode matrix including a two-diode AND gate in three of said seven lines, a three-diode AND gate in one of said lines, and a single diode in each of the remaining lines including the two lines coupled to said auxiliary transistors,

there thus being four AND gates,

each [one] diode of each two-diode AND gate being connected to one diode of one other AND gate to form diode sub-pairs,

- two diodes of said three-diode AND gate being connected to diodes in separate two-diode AND gates, one diode of said three-diode AND gate thus not being connected to any other AND gate,
- a signal input terminal coupled to each of said subpairs of diodes and to the one diode in said threediode AND gate not connected to any other AND gate and to each of the single diodes coupled to said auxiliary transistors [two AND gates which are not connected to diodes in other AND gates],
  - said input terminals being adapted to receive different combinations of signal bits in one code and providing current flow on one output line from the diode matrix to one of said pairs of transistors and to one
- 35 of said auxiliary transistors whereby one transistor of one of said pairs of transistors is turned on and provides an output signal having a meaning in another code.
  - 2. A decoder circuit including
- 40 five pairs of transistors and a pair of auxiliary transistors, each of which is coupled to and controls the operation of one transistor of each pair of transistors, a diode matrix,

eight input lines to said diode matrix,

- 45 seven output lines from said diode matrix with five lines of said seven lines coupled one to each of said five pairs of transistors and one line coupled to each of said auxiliary transistors, and
  - said diode matrix including a two-diode AND gate in three of said seven lines, a three-diode AND gate in one of said lines, and a single diode in each of the remaining lines including the two lines coupled to said auxiliary transistors,
  - there thus being four AND gates,
  - each [one] diode of each two-diode AND gate being connected to one diode of one other AND gate to form diode sub-pairs,
  - two diodes of said three-diode AND gate being connected to diodes in separate two-diode AND gates, one diode of said three-diode AND gate thus not being
  - connected to any other AND gate, a signal input terminal coupled to each of said sub-pairs of diodes and to the one diode in said three-diode AND gate not connected to any other AND gate and to each of the single diodes coupled to said auxiliary tranistors [two AND gates which are not connected to diodes in other AND gates],
  - said input terminals being adapted to receive different combinations of signal bits in one code and providing current flow on one output line from the diode matrix to one of said pairs of transistors and to one of said auxiliary transistors whereby one transistor of one of said pairs of transistors is turned on and provides an output signal having a meaning in another code.

20

50

55

 $\mathbf{5}$ 

- 3. A decoder circuit including
- five pairs of transistors and a pair of auxiliary transistors, each of which is coupled to and controls the operation of one transistor of each pair of transistors.
- a diode matrix,
- eight input lines to said diode matrix,
- seven output lines from said diode matrix and coupled to said transistors,
- three [two] two-diode AND gates coupled by their 10 anodes to three of said output lines,
- a three-diode AND gate coupled by the anode of each of its diodes to one of said output lines,
- each [one] diode of each of said two-diode [two] AND gates being coupled by its cathode to the cathode of 15another diode in one other of said [two] AND gates to form diode sub-pairs, one diode of said three-diode AND gate being not connected to another diode,
- a signal input terminal coupled to the joined cathodes of each diode sub-pair and to said one diode of said 20 three-diode AND gate,
- a three-diode AND gate coupled by the anode of each of its diodes to one of said output lines,]
- [two of the diodes of said three-diode AND gate being coupled by their cathodes to the cathodes of one 25 diode in each of said two-diode AND gates to form two additional diode sub-pairs with an input terminal coupled to the joined cathodes of said two additional diode sub-pairs,
- and single diodes coupled by their anodes to three of 30 said output lines with an input terminal connected to the cathode of each of said single diodes,
- two of said single diodes being coupled to said auxiliary transistors,
- said input terminals being adapted to receive different 35 combinations of signal bits in one code and providing current flow on one output line from the diode matrix to one of said pairs of transistors and to one of said auxiliary transistors whereby one transistor of one of said pairs of transistors is turned on and 40 provides an output signal having a meaning in another code.

4. The circuit defined in claim 3 and including a decimal display device coupled to said pairs of transistors to provide a visual display of the output signal which results 45from a signal decoding operation.

5. A circuit for use in decoding biquinary code signals comprising

five pairs of decimal-representing transistors,

- two auxiliary control transistors, each coupled to and 50controlling the operation of one transistor of each pair of transistors,
- a diode matrix.
- eight input lines to said diode matrix,
- seven output lines from said diode matrix, said diode matrix including single diodes in three of
- said output lines three two-diode AND gates in three of said output
- lines.
- and one three-diode AND gate in one of said output  $_{60}$ lines,
- said input lines being adapted to receive different combinations of signal bits in one code and providing current flow on one output line from the diode matrix to one of said pairs of transistors and to one 65 of said auxiliary transistors whereby one transistor of one of said pairs of transistors is turned on and provides an output signal having a meaning in decimal code.

6. A decoder circuit including

five pairs of semiconductor switching devices and a pair of auxiliary semiconductor switching devices, each of which is coupled to and controls the operation of one device of each pair of devices, a diode matrix,

eight input lines to said diode matrix,

- seven output lines from said diode matrix coupled to said devices, and
- said diode matrix including a two-diode AND gate in three of said seven lines, a three-diode AND gate in one of said lines, and a single diode in each of the remaining lines including the two lines coupled to said auxiliary devices,

there thus being four AND gates,

- each diode of each two-diode AND gate being connected to one diode of one other AND gate to form diode sub-pairs,
- two diodes of said three-diode AND gate being connected to diodes in separate two-diode AND gates,
- one diode of said three-diode AND gate thus not being connected to any other AND gate,
- a signal input terminal coupled to each of said subpairs of diodes and to the one diode in said threediode AND gate not connected to any other AND gate and to each of the single diodes coupled to said auxiliary devices.
- said input terminals being adapted to receive different combinations of signal bits in one code and providing current flow on one output line from the diode matrix to one of said pairs of devices and to one of said auxiliary devices whereby one device of one of said pairs of devices is turned on and provides an output signal having a meaning in another code.
- 7. A decoder circuit including
- first, second, third, fourth, and fifth pairs of semiconductor switching devices, each having an input electrode and an output electrode,
- two auxiliary control semiconductor switching devices having input and output electrodes and each coupled to and controlling the operation of one device in each pair of devices,
- a first input terminal connected through a first diode and a first input line to the input electrodes of said first pair of devices,
- a second input terminal coupled through a second diode and a second input line to the input electrodes of said second pair of devices, said second input terminal also being coupled through a third diode and a third input line to the input electrodes of said third pair of devices.
- a third input terminal coupled through a fourth diode and said third input line to the input electrodes of said third pair of devices, said third input terminal also being coupled through a fifth diode and a fourth input line to the input electrodes of said fourth pair of devices,
- a fourth input terminal coupled through a sixth diode and said fourth input line to said fourth pair of devices, said fourth input terminal also being coupled through a seventh diode and a fifth input line to said fifth pair of devices,
- a fifth input terminal coupled through an eighth diode and said second input line to said second pair of devices, said fifth input terminal also being coupled through a ninth diode and said fifth input line to said fifth pair of devices,
- a sixth input terminal coupled through a tenth diode and said fifth input line to said fifth pair of devices,
- a seventh input terminal coupled through an eleventh diode to the input of one of said auxiliary devices, and
- an eighth input terminal coupled through a twelfth diode and a seventh input line to the input of the other auxiliary control device,
- said input terminals being adapted to receive different combinations of signal bits in one code and providing current flow on one output line from the diode matrix to one of said pairs of devices and to one of said auxiliary devices whereby one device of one of

75

70

55

said pairs of devices is turned on and provides an output signal having a meaning in another code.

## **References** Cited

The following references, cited by the Examiner, are 5 of record in the patented file of this patent or the original patent.

10 UNITED STATES PATENTS

4/1963 Tate \_\_\_\_\_ 340-347 3,086,198

MAYNARD R. WILBUR, Primary Examiner J. GLASSMAN, Assistant Examiner