

(12) INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT)

(19) World Intellectual Property Organization  
International Bureau



(43) International Publication Date  
7 August 2003 (07.08.2003)

PCT

(10) International Publication Number  
WO 03/065454 A2

(51) International Patent Classification<sup>7</sup>: H01L 25/07

(21) International Application Number: PCT/US03/02326

(22) International Filing Date: 27 January 2003 (27.01.2003)

(25) Filing Language: English

(26) Publication Language: English

(30) Priority Data:  
60/353,809 29 January 2002 (29.01.2002) US

(71) Applicant: ADVANCED POWER TECHNOLOGY, INC. [US/US]; 405 S.W. Columbia Street, Bend, OR 97702 (US).

(72) Inventor: FREY, Richard, B.; 61255 Ferguson Road, Bend, OR 97702 (US).

(74) Agents: STEWART, James, G. et al.; Marger Johnson & McCollom P.C., 1030 S.W. Morrison Street, Portland, OR 97205 (US).

(81) Designated States (national): AE, AG, AL, AM, AT, AU, AZ, BA, BB, BG, BR, BY, BZ, CA, CH, CN, CO, CR, CU, CZ, DE, DK, DM, DZ, EC, EE, ES, FI, GB, GD, GE, GH, GM, HR, HU, ID, IL, IN, IS, JP, KE, KG, KP, KR, KZ, LC, LK, LR, LS, LT, LU, LV, MA, MD, MG, MK, MN, MW, MX, MZ, NO, NZ, OM, PH, PL, PT, RO, RU, SC, SD, SE, SG, SK, SL, TJ, TM, TN, TR, TT, TZ, UA, UG, UZ, VC, VN, YU, ZA, ZM, ZW.

(84) Designated States (regional): ARIPO patent (GH, GM, KE, LS, MW, MZ, SD, SL, SZ, TZ, UG, ZM, ZW), Eurasian patent (AM, AZ, BY, KG, KZ, MD, RU, TJ, TM), European patent (AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HU, IE, IT, LU, MC, NL, PT, SE, SI, SK, TR), OAPI patent (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, ML, MR, NE, SN, TD, TG).

Published:

— without international search report and to be republished upon receipt of that report

For two-letter codes and other abbreviations, refer to the "Guidance Notes on Codes and Abbreviations" appearing at the beginning of each regular issue of the PCT Gazette.

(54) Title: SPLIT-GATE POWER MODULE AND METHOD FOR SUPPRESSING OSCILLATION THEREIN



WO 03/065454 A2

striplines having predetermined impedance characteristics, and one or more gate bonding pads connected to their respective gates with long jumper wires.

(57) Abstract: The invention involves a method of packaging and interconnecting four power transistor dies to operate at a first frequency without oscillation at a second frequency higher than the first frequency but lower than a cutoff frequency of the transistors. The method comprises mounting the dies on a substrate with a lower side (drain) of each die electrically and thermally bonded to a first area of a conductive layer on the substrate; electrically connecting a source of each die to a second area of the conductive layer on the substrate; and electrically connecting a gate of each die to a third, common interior area of the conductive layer on the substrate via separate electrical leads. The leads are sized to substantially the same electrical length and providing a first impedance corresponding to said electrical length from the common area to each gate that will pass the first frequency substantially unattenuated and providing a second impedance from the gate of one die to the gate of a second die that will substantially attenuate the second frequency. In accordance with a first embodiment, the leads take the form of one or more jumper wires in series with a film resistor. In accordance with a second embodiment, they take the form of one or more meandering

## SPLIT-GATE POWER MODULE AND METHOD FOR SUPPRESSING OSCILLATION THEREIN

5

### FIELD OF THE INVENTION

The present invention relates to power modules containing plural transistor dies providing a single external gate terminal. More particularly, it concerns a power module that operates at a first frequency without oscillation at a second higher frequency that is below a cutoff frequency of the transistors.

10

### BACKGROUND OF THE INVENTION

Prior art power module devices utilizing plural transistor dies are known. Figs. 1 and 2 illustrate two such prior art configurations, Fig. 1 illustrating a device known as the SGS Thompson TH430 and Fig. 2 illustrating a device known as the 15 Toshiba TPM1919.

The SGS Thompson TH430 shown in Fig. 1 is a four-die bipolar device incorporating a center base feed with the emitters on the outside of the rectangular array. There is no provision in this design for equalizing the path length from the base terminal to the individual die bases. It is believed that the upper frequency of 20 the die, referred to herein as the cutoff frequency of the transistors, is close to the 50MHz upper frequency limit of the four-die device.

The Toshiba TPM1919 shown in Fig. 2 is a 2GHz device having four MESFET dies in a linear array. It uses an "echelon" divider structure to divide the gate signal four ways. There are matching networks between the gate connections 25 and the ends of the divider structure. It is believed that these matching networks provide impedance transformation at the intended frequency of operation which facilitates implementation of the device. The device's input structure provides certain balancing and isolation functions. Its frequency of operation is believed to be near the upper limit of the individual dies.

30 Accordingly, the known prior art devices operate at the top end of the dies' frequency capability. The prior art gate and/or base wires are necessarily short

because of the very high frequencies involved. As a result, their parasitic resonant (and potential oscillation) frequency is higher than the frequency at which the dies run out of gain. Thus, there is little or no oscillation.

The Motorola design MRF 154 (FIG. 2') is described in U.S. Patent No. 5 4,639,760 uses series gate resistors to intentionally substantially reduce the gain of the individual gate cells to substantially prevent oscillation. The die has gain response to >500 MHz, but the intended frequency range of the total device was <100 MHz. Thus, the Motorola design has excess gain.

10

## SUMMARY OF THE INVENTION

The invention involves a method of packaging and interconnecting four power transistor dies to operate at a first frequency without oscillation at a second frequency higher than the first frequency but lower than a cutoff frequency of the transistors. The method comprises mounting the dies on a substrate with a lower 15 side (drain) of each die electrically and thermally bonded to a first area of a conductive layer on the substrate; electrically connecting a source of each die to a second area of the conductive layer on the substrate; and electrically connecting a gate of each die to a third, common interior central area of the conductive layer on the substrate via separate electrical leads.

20 The leads are sized to substantially the same electrical length and provide a first impedance corresponding to said electrical length from the common area to each gate that will pass the first frequency substantially unattenuated and providing a second impedance from the gate of one die to the gate of a second die that will substantially attenuate the second frequency. In accordance with a first 25 embodiment, the leads take the form of one or more jumper wires in series with a film resistor. In accordance with a second embodiment, they take the form of one or more meandering striplines having predefined impedance characteristics and one or more gate bonding pads connected to their respective gates with long jumper wires.

30

## BRIEF DESCRIPTION OF THE DRAWINGS

FIG. 1 illustrates prior art power amplifier.

FIG. 2 illustrates another prior art power amplifier.

FIG. 2' illustrates a third prior art power amplifier.

5 FIG. 3 is a schematic diagram of a first embodiment of the present invention.

FIG. 4 is a schematic diagram of a second embodiment of the present invention.

FIG. 5 is a more detailed schematic diagram of the gate structure of the embodiment shown in FIG. 3.

10 FIG. 6 is a more detailed schematic diagram of the gate structure of the embodiment shown in FIG. 4.

## DETAILED DESCRIPTION

In accordance with the present invention, four power MOSFET transistor  
15 dies are arranged in a rectangular, e.g. a square, array, as shown in Figs. 3 and 4. The dies have an upper limit of 250 MHz, but they are twice as large as the dies in the Motorola design. As a result, the input capacitance of the transistors, in accordance with the invention, is high. This high capacitance lowers the resonant frequency of the parasitic structure of the transistors, which can cause oscillation  
20 when the transistors are coupled in parallel in a power module. Because of the higher input capacitance and the use of source resistors, in accordance with a first embodiment of the invention, the gain at the intended frequency of operation is not very high to begin with. Thus, there is little excess gain, and the gate resistors alone decrease overall amplifier gain. If the resistance needed to suppress  
25 oscillation is too high, then inductors may be used instead. Thus a second embodiment of the invention utilizes gate inductors instead of gate resistors, and provides higher gain without oscillation.

The invention may be seen to provide a reliable, easily and repeatably manufactured, modular configuration of multiple power MOSFET dies designed for  
30 RF power applications.

Fig. 3 illustrates a first embodiment of the invention having balanced gate input connections that utilize printed series resistors. Those of skill in the art will appreciate that, in this first embodiment, a relatively lower gain amplifier is obtained, but one that performs without undesirable oscillation. Those of skill also 5 will appreciate that, to increase the gain of such an amplifier embodiment, smaller dies having greater gain may be used so that the series resistors do not consume most of the gain margin at the desired operating frequency.

Fig. 3 shows the four-die (each labeled 1) array mounted on a preferably ceramic (e.g. BeO) substrate 2 providing a conductive source connection area 3, a 10 conductive drain connection area 4 and a conductive gate connection area 5. Thin-film source resistors 6 (e.g. palladium gold) are located on the substrate outside the perimeter of the die array. Gate bond wires 7 and source bond wires 8 (e.g. aluminum), as well as source bond pads 9 (e.g. silver) are provided, as shown. Jumper wires 10 (e.g. aluminum) extend from gate connection area 5 to a centrally 15 located gate landing L adjacent and electrically connected to gate series resistors 13. The far ends of gate resistors 13 are wire bonded by gate bond wires 7 to plural corresponding gate connections on each of the dies 1.

Fig. 4 shows a second embodiment of the invention having balanced gate input connections that utilize printed meandering striplines or stripline connection 20 lines 11 exhibiting a relatively high intrinsic inductance. Because the impedance of the inductive striplines is frequency-dependent (unlike that of the resistors, which is frequency-independent), it is possible to achieve higher gain without oscillation in this second embodiment of the invention. It will be appreciated that the layout topology of the second embodiment is like that of the first: the gates' first off-die 25 connection is to be in a common interior central location therein. Those of skill in the art will appreciate that the striplines also intrinsically have a characteristic resistance and capacitance, however low.

It may be seen from Fig. 4 that the meandering striplines are of substantially 30 equal electrical length, i.e. they exhibit nearly identical impedances (including resistance, inductance and capacitance), and extend from an external gate terminal 5' through jumper wires 10 to a central common landing region L' within the die

array and between adjacent dies. The meandering inductors terminate in gate bonding pads 12' for wire bonding using gate bond wires 7' to the plural corresponding gate pads on each of the dies 1. It will be understood that substrate 2, source connection area 3, drain connection area 4, source resistors 6, source bond wires 8 and source bond pads 9 are substantially identical to those of the first embodiment of the invention described above relative to Fig. 3. Those of skill in the art will appreciate that the meandering nature of the striplines effectively electrically lengthens the leads, without substantially increasing the required connection layout area.

10 Fig. 5 is a detailed schematic diagram showing only the gate connection area of the device of Fig. 3. Fig. 5 features the above-described gate connection 5 for the device and bond wires 7. It also shows second (central) gate connection bond wires 10 (six in accordance with the first embodiment shown) providing a controlled-impedance (e.g. resistive/inductive/capacitive) path between gate 15 connection 5 and the centrally located gate landing L. It further shows the gate bonding pads 12 (one per die). Finally, it shows preferably printed circuit resistors 13 (also one per die). The number of jumper wires 10 and their lengths may be adjusted to achieve desired inductance, resistance and current capacity for a given application.

20 In accordance with a preferred first embodiment, the gate series resistors are approximately  $3\Omega$  or less. Those of skill in the art will appreciate that the series resistance value is selected to effectively suppress oscillation at a given operating frequency of the device, while not reducing the overall gain of the device more than is necessary. Also, as illustrated in the preferred first embodiment, the six thin 25 jumper wires 10 are arranged in parallel.

Fig. 6 is a detailed schematic diagram showing only the gate connection area of the device of Fig. 4. As described above with reference to Fig. 4, the second embodiment of the invention omits the gate series resistors 13, reconfigures the gate bonding pads 12' to a smaller footprint, and incorporates four controlled-impedance 30 stripline connection lines 11 extending as shown between a common central landing

$L'$  and bonding pads  $12'$ . The landing  $L'$  may be seen to be connected to the gate connection  $5'$  via six parallel jumper wires  $10$ , as in Figs. 3 and 5.

The typical characteristic impedance of the controlled-impedance striplines--compatible with the selected dies--is approximately  $90\Omega$ , as determined by their 5 width and the thickness and dielectric properties of the substrate  $2$ . In accordance with the second embodiment of the invention described above by reference to Figs. 4 and 6, the striplines are approximately 0.65 inch long and 0.013 inch wide, while the substrate is approximately 40 mils thick. The input impedance of the dies  $1$  themselves is less than approximately  $0.2\Omega$ .

10 Those of skill in the art will appreciate that the ratio of conductor width to dielectric layer thickness determines the characteristic impedance, and that the length of the conductor determines the series impedance the meandering stripline imparts between the gate and the common connection point  $L'$ . Those of skill in the art also will appreciate that the illustrated striplines may be differently 15 characterized, formed and/or routed, within the spirit and scope of the invention.

For purpose of description, a rectangular array of four-die is represented. Other geometric arrangements, circular, triangular, etc., with more or less die could also be used with the method described, and are within the spirit and scope of the invention.

20 Accordingly, having illustrated and described the principles of our invention in a preferred embodiment thereof, it should be readily apparent to those skilled in the art that the invention can be modified in arrangement and detail without departing from such principles. We claim all modifications coming within the spirit and scope of the accompanying claims.

## CLAIMS

1. A method of packaging and interconnecting plural power transistor dies to operate at a first frequency without oscillation at a second frequency higher than the first frequency but lower than a cutoff frequency of the transistors, the method  
5 comprising:
  - mounting the dies on a substrate with a lower side (drain) of each die electrically and thermally bonded to a first area of a conductive layer on the substrate;
  - electrically connecting a source of each die to a second area of the  
10 conductive layer on the substrate; and
  - electrically connecting a gate of each die to a third, common, interior central landing area of the conductive layer on the substrate via separate electrical leads, the leads being sized to substantially the same electrical length and providing a first impedance corresponding to said electrical length from the  
15 common area to each gate that will pass the first frequency substantially unattenuated and providing a second impedance from the gate of one die to the gate of a second die that will substantially attenuate the second frequency.
2. A method according to claim 1, wherein the plural dies are arranged in an array, and the substrate is arranged so that the second area coupled to the sources is positioned outside the array and the third area is interior and central to the array and between the dies.  
20
3. A method according to claim 1, wherein the plural dies are arranged in an array, which further comprises a set of conductive first jumper wires connecting the third area to a fourth area, and wherein the substrate is arranged so that the second area coupled to the sources is positioned outside of the array on opposite first and second sides, the third area is positioned approximately centrally within the array and the fourth area is substantially outside the array.  
25

4. A method according to claim 1, wherein the leads each include a first portion extending from the third area to a gate pad corresponding to a gate of a respective die, the first portion including one or more controlled-impedance films, a second portion connected in series with the first portion, the second portion including the gate pad and a third portion connected in series with the second portion, the third portion including one or more conductive jumpers extending to the gate of the respective die.

5. A method according to claim 4, wherein at least the first and second portions of the leads are integrally formed in the conductive layer so as to delineate lines of substantially equal, defined impedance on the substrate having substantially equal resistance, inductance and capacitance, and wherein the conductive jumpers are configured to be of substantially equal, defined impedance coupling each gate pad to a respective gate.

10 6. A method according to claim 1, wherein the leads each include a first portion that is integrally formed in the conductive layer and that extends between the third area and an electrically-separate gate pad corresponding with one of the dies, the first portion taking the form of a meandering stripline, and wherein the leads each include a second portion that includes a first set of plural conductive jumpers configured to be of substantially equal, defined impedance coupling each gate pad to a respective gate.

15 7. The method of claim 6, wherein the plural dies are arranged in an array, which further comprises a set of conductive first jumper wires connecting the third area to a fourth area, and wherein the substrate is arranged so that the second area coupled to the sources is positioned outside of the array on opposite first and second sides, the third area is positioned approximately centrally within the array and the fourth area is substantially outside the array.

20 8. The method of claims 2, 3, or 7, wherein the array is rectangular.

25

**FIG.1**  
PRIOR ART



2/5

**FIG.2**  
PRIOR ART



3/5

FIG. 2'





FIG. 3



FIG. 4

5/5



Fig. 5



Fig. 6