## (19) World Intellectual Property Organization International Bureau (43) International Publication Date 25 July 2002 (25.07.2002) ### **PCT** English # (10) International Publication Number WO 02/058153 A2 (51) International Patent Classification<sup>7</sup>: H01L 27/00 (21) International Application Number: PCT/US01/50086 (22) International Filing Date: 20 December 2001 (20.12.2001) (25) Filing Language: (26) Publication Language: English (30) Priority Data: WO 02/058153 09/753,530 2 January 2001 (02.01.2001) US - (71) Applicant: HONEYWELL INTERNATIONAL INC. [US/US]; 101 Columbia Road, P.O. Box 2245, Morristown, NJ 07960 (US). - (72) Inventors: SARMA, Kalluri, R.; 2352 South Los Altos, Mesa, AZ 85202 (US). CHANLEY, Charles, S.; 8329 East Hubbell, Scottsdale, AZ 85257 (US). - (74) Agents: CRISS, Roger, H. et al.; Honeywell International Inc., 101 Columbia Road, P.O. Box 2245, Morristown, NJ 07960 (US). - (81) Designated States (national): AE, AL, AM, AT, AU, AZ, BA, BB, BG, BR, BY, CA, CH, CN, CR, CU, CZ, DE, DK, DM, EE, ES, FI, GB, GD, GE, GH, GM, HR, HU, ID, IL, IN, IS, JP, KE, KG, KP, KR, KZ, LC, LK, LR, LS, LT, LU, LV, MA, MD, MG, MK, MN, MW, MX, NO, NZ, PL, PT, RO, RU, SD, SE, SG, SI, SK, SL, TJ, TM, TR, TT, TZ, UA, UG, UZ, VN, YU, ZA, ZW. - (84) Designated States (regional): ARIPO patent (GH, GM, KE, LS, MW, MZ, SD, SL, SZ, TZ, UG, ZM, ZW), Eurasian patent (AM, AZ, BY, KG, KZ, MD, RU, TJ, TM), European patent (AT, BE, CH, CY, DE, DK, ES, FI, FR, GB, GR, IE, IT, LU, MC, NL, PT, SE, TR), OAPI patent (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, ML, MR, NE, SN, TD, TG). #### **Published:** without international search report and to be republished upon receipt of that report For two-letter codes and other abbreviations, refer to the "Guidance Notes on Codes and Abbreviations" appearing at the beginning of each regular issue of the PCT Gazette. ### (54) Title: BACK ILLUMINATED IMAGER WITH ENHANCED UV TO NEAR IR SENSITIVITY (57) Abstract: The present invention is a back illuminated image array device (10) and a method of constructing such a device. The device (10) is generally comprised of an array circuitry layer (16), a front layer (14), and a quartz layer (12). The array circuitry layer (16) is defined on one surface of the front layer (14). The quartz layer (12) is mounted on the other surface of the front layer (14). The method of fabricating the device is generally comprised of the following steps The method provides a wafer (30) having a thick silicon layer (32), an oxide layer (34) on the thick silicon layer (32), and a front silicon layer (36) on the oxide layer (34). The front layer (36) has a first surface and a second surface with the second surface proximal to the oxide layer. Array circuitry is formed on the first surface of the front layer. A temporary layer (40) is applied to the surface of the array circuitry (24). The thick silicon layer (32) and the oxide layers (34) are removed from the wafer (30), thereby, exposing the second surface of the front layer. A quartz layer is applied to the second surface. The temporary layer (40) is removed from the array surface. # BACK ILLUMINATED IMAGER WITH ENHANCED UV TO NEAR IR SENSITIVITY ## Background of the Invention The present invention is generally related to the field of imagers, such as, photon detectors and image sensors/focal plane arrays. In particular, the present invention relates to a back illuminated image array device and a method of constructing such a device. Imagers such as photon detectors, image sensors/focal plane arrays, and the like, are of interest in a wide variety of sensing and imaging applications in a wide range of fields including consumer, commercial, industrial, and space. Presently, imagers based on charge coupled devices (CCDs) are most widely utilized. However, imagers based on charge injection devices (CIDs) are gaining popularity since they provide unique performance characteristics over CCDs, such as, a non-destructive readout, superior antiblooming, inherent radiation tolerance, random pixel addressing, and high readout rates. CIDs are becoming utilized more, particularly, in applications where their unique performance characteristics are advantageous. It is in the field of these two types of imagers in which the present invention can be best utilized. silicon wafer, more typically, a wafer having an epitaxial silicon front layer. These devices are typically designed for front side illumination. Front side illumination, while traditionally utilized in standard imagers, has significant performance limitations such as: 1) low fill factor/low sensitivity and 2) limited spectral response, particularly in the UV to blue region of the spectrum. The problem of low fill factor/low sensitivity is typically due to the shadowing caused by the presence of opaque metal bus lines, and absorption by the array circuitry structure formed on the front surface in the pixel region. Thus, the active region of the pixel is typically very small (low fill factor) in large format (high-resolution) front illuminated imagers. This structure reduces the overall sensitivity of the imager. The problem of limited spectral response, particularly in the UV to blue region of the spectrum, is also typically due to the absorption of these wavelengths in the UV to blue region by the array circuitry structure. To solve these problems, back illuminated CCDs have been proposed in the prior art. They are typically fabricated by thinning of the silicon wafer after fabricating the CCD circuitry by techniques such as surface grinding and mechanical polishing, and etching of the back of the silicon wafer. However, this approach limits the minimum silicon wafer thickness due to the need for the silicon wafer to be self-supporting and accessible for illumination from the back side. A silicon thickness for the optimum UV to near IR response is typically in the range of 5 - 10 microns. This is difficult to achieve using the prior art techniques that produce self-supporting silicon structures with backside thinning. The present invention addresses these needs, as well as other problems associated with existing imager devices. ### Summary of The Invention The present invention is a back illuminated image array device and a method of constructing such a device. The device is generally comprised of an array circuitry layer, a front layer, and a quartz layer. The array circuitry layer is defined on one surface of a front layer. The quartz layer is mounted on the other surface of the front layer. The method of fabricating the device is generally comprised of the following steps. The method provides a Silicon-on-Insulator (SOI) wafer having a thick silicon layer, an oxide (SiO<sub>2</sub>) layer on the thick silicon layer, and a thin front silicon layer on the oxide layer. The front layer has a first surface and a second surface with the second surface proximal to the oxide layer. Array circuitry is formed on the first surface of the front layer. A temporary layer is applied to the surface of the array circuitry. The thick silicon layer and the oxide layers are removed from the wafer, thereby, exposing the second surface of the front layer. A quartz layer is applied to the second surface. The temporary layer is removed from the array surface. The aforementioned benefits and other benefits including specific features of the invention will become clear from the following description by reference to the accompanying drawings. ### Brief Description of The Drawings FIG. 1a is a cross-sectional view of a typical wafer having an epitaxial layer thereon; FIG. 1b is a cross-sectional view of the wafer of FIG. 1a with array circuitry formed on the front layer, thereby forming a front illuminated imager; FIG. 2 is a front plan view of a typical front illuminated imaging array; FIG. 3 is a cross-sectional view of an embodiment of the device of the present invention; FIG. 4a is a cross-sectional view of a typical Silicon-on-Insulator (SOI) wafer that can be utilized with the present invention; FIG. 4b is a cross-sectional view of the wafer of FIG. 4a, wherein array circuitry is formed thereon; FIG. 4c is cross-sectional view of the wafer of FIG. 4b, wherein a temporary layer has been applied to the surface of the array circuitry; FIG. 4d is a cross-sectional view of the wafer of FIG. 4c, wherein the insulating and oxide layers of the wafer have been removed; FIG. 4e is a cross-sectional view of the wafer of FIG. 4d, wherein a quartz layer has been applied to the second surface of the front layer; and FIG. 4f is a cross-sectional view of the wafer of FIG. 4e, wherein the temporary layer has been removed, leaving an embodiment of the device of the present invention. ### Detailed Description of the <u>Invention</u> Referring now to the drawings wherein like reference numerals denote like elements throughout the several views, FIG. 1a illustrates a typical thick silicon layer 12 having an epitaxial layer 14 thereon. FIG. 1b depicts a typical wafer 12, as shown in FIG. 1a, that has been modified into a front illuminated imager 10, through the formation of array circuitry 16 on the front surface of the epitaxial layer. This structure is further illustrated in FIG. 2. FIG. 2 is a front view of the device 10 showing the array circuitry formed by row electrodes 20 and column electrodes 22. The active region of a pixel is denoted by number 18. As this figure illustrates, a substantial portion of each of the pixels of the device are rendered inactive by the structure of the array circuitry. FIG. 3 shows a schematic structure of an embodiment of a back illuminated CID-type imager array device 20 of the present invention. The figure depicts imager circuitry 24 fabricated on the first surface of a front layer 28 with a desired layer thickness in the range of 3 - 20 microns. The second surface of the front layer 28 is intimately bonded to a quartz layer 26. The quartz layer 26 is transparent in the desired UV to near IR spectral region. The imager array device structure of this embodiment allows backside illumination, approximately 100% pixel fill factor and enhanced response in a broad spectral region in the approximate range of 200 nm to 1100 nm. While we refer to CID imagers in the following discussion, the technique is also applicable for fabricating back illuminated structures for achieving a high fill factor and enhanced UV response using CCD array circuitry. FIG. 4a-4f illustrate the steps of the fabrication process for achieving the device structure shown in FIG. 3. The process provides a standard Silicon-on-Insulator (SOI) wafer 30, comprised of a thick silicon layer 32, a silicon dioxide layer 34 positioned on the thick silicon layer, and a front layer 36 positioned on the oxide layer. All of these components are preferably comprised of silicon based materials and can be provided on a standard silicon-on-insulator wafer (SOI). The desired front layer thickness is typically in the range of 5-10 microns, while the oxide thickness is typically in the range of 1-3 microns. These types of wafers are commercially available (e.g. from S E H America located in Vancouver, Washington), and are fabricated by well-known wafer bonding and thinning techniques. The wafer shown in FIG. 4a is then subjected to standard array circuitry fabrication processes. For a CID array these processes include thin film deposition, ion implantation, and photolithography to form the array circuitry layer as shown in FIG. 4b. The processed wafer 30 in FIG. 4b is then bonded to a temporary layer 40 such as glass or a silicon wafer, etc., as shown in FIG. 4c. The temporary layer 40 may be reuseable. Prior to bonding, the processed wafer array circuitry surface 24 may be planarized by such techniques as a spin-on-glass and chem-mechanical polishing (CMP) to present a very flat surface (without any topography) for the bonding step. Bonding the wafer 30 to the temporary layer 40 can be accomplished by use of an adhesive material 42, such as wax or other temporary adhesive. The adhesive material should preferably be capable of removal by low-temperature melting (approximately 100 degrees C is one such suitable temperature), or by dissolving the material in a solvent. The thick silicon layer 32 and the oxide (preferably SiO<sub>2</sub>) layer 34 in the wafer structure 30 are then removed as shown in FIG. 4d, typically by surface grinding and selective chemical etching. Most of the thick silicon 32 and oxide layer 34 may be removed quickly by surface grinding. The remaining thick silicon layer and the oxide layer materials are removed precisely, preferably by selective chemical etching, thereby uncovering the second surface of the front layer 24. When using silicon based materials, the utilization of potassium hydroxide(KOH) solution that etches silicon selectively over an SiO<sub>2</sub> layer is preferred. When a SiO<sub>2</sub> layer is utilized, etching it selectively over the front layer by a buffered oxide etch is also preferred. The second surface of the front layer 24 is cleaned to achieve a hydrophilic surface and directly bonded to the surface of a quartz layer 26. The surface of the quartz layer that is bonded to the front layer should also preferably be a clean, hydrophilic surface. The temporary layer 40 is removed from the structure by removing the temporary adhesive 42 by means such as, melting it and cleaning it off, or dissolving it an appropriate solvent. The planarization layer is etched to expose the bond pads of the imager array to complete the fabrication process. In addition, this approach, allows backside processing of the front layer 28 prior to bonding to the quartz layer 26. For example, a heavily doped silicon layer can be fabricated at the quartz-front layer interface (by ion implantation and rapid thermal annealing) to force the carriers towards the junction for improved sensitivity and spectral response. When utilized in a silicon based material, the room temperature bonding of the quartz layer to the silicon front surface in, as shown in FIG. 4e, would generally provide sufficient bond strength, for subsequent scribing (cutting) of the wafer into individual arrays and packaging them into imagers. The bonding of the quartz layer to the front layer may be accomplished in any manner known in the art, so long as the array circuitry is not damaged during the bonding process. One such method is the heating of the second surface of the front layer, thereby bonding it to the quartz layer. In another embodiment of the invention, the processed wafer in FIG. 4b can be diced (cut) in to individual imaging arrays (typically 1" x 1" or less in area) and then processed through the rest of the steps shown in FIGs. 4c through 4f. In this case, the bond strength between the front layer 28 and quartz layer 26 can be enhanced if desired, by rapid high temperature treatment of the front layer/quartz layer interface in a rapid thermal annealing (RTA) system (for approximately 1 second) or pulsed laser (for << 1 second) annealing system. In this process, the optical radiation will impinge from the quartz layer side and since the quartz layer 26 is transparent to the RTA and laser annealer wavelengths, the layer 26 does not absorb the optical radiation. However, the front layer 28 does absorb the radiation, and the absorption of the optical radiation at the second surface of the front layer heats the front layer/quartz layer interface region. This rapid thermal treatment raises the front layer/quartz layer interface temperature to about 1000 degrees C, to enhance the bond strength, while the bulk of the quartz layer 26, the front layer 28, and the array circuitry remain essentially near the room temperature to prevent the thermal stresses from becoming an issue. The individual arrays bonded to the quartz layer are then packaged by conventional techniques into imagers. Since many possible embodiments may be made of the present invention without departing from the scope thereof, it is to be understood that all matter herein set forth or shown in the accompanying drawings is to be interpreted in the illustrative and not limiting sense. What is claimed is: 1. A method of constructing a back illuminated image array device (10), the steps of the method comprising: - providing a Silicon-on-Insulator (SOI) wafer (30) having a thick silicon layer (32), an oxide layer (34) on said thick silicon layer (32), and a front silicon layer (36) on said oxide layer (34), said front layer (36) having a first surface and a second surface wherein said second surface is proximal said oxide layer (34); - forming array circuitry (24) on the first surface of said front layer (36); - applying a temporary layer (40) to the surface of said array circuitry (24); - removing said thick silicon layer (32) and the oxide layers (34) from said wafer (30), exposing the second surface of said front layer (36); - applying a quartz layer (26) to said second surface; and removing said temporary layer (40). - 2. The method according to claim 1, wherein the surface of the front layer (36) is cleaned to achieve a hydrophilic surface and said quartz layer (26) has a hydrophilic surface and wherein the two hydrophilic surfaces are directly bonded together. 3. The method according to claim 1, wherein the quartz layer (26) is applied at room temperature. - 4. The method according to claim 1, wherein the quartz layer (26) is transparent to UV and near IR wavelengths. - 5. The method according to claim 1, wherein the quartz layer (26) is bonded directly to the second surface. - 6. The method according to claim 1, wherein the array circuitry (24) is formed by deposition of a thin films, ion implantations, and photo lithographic patterning steps film. - 7. The method according to claim 1, wherein the temporary layer (40) is comprised of a material selected from the group consisting of: silicon wafers, glass and metal. - 8. A back illuminated image array device (10), comprising an array circuitry layer (16) formed on one surface of a front layer (14); and a quartz layer (12) mounted on the other surface of the front layer (14). - 9. The device according to claim 18, wherein the array circuitry layer (16) has CID imager circuitry incorporated thereon. a 9 10. The device according to claim 18, wherein the array circuitry layer (16) has CCD imager circuitry incorporated thereon. Fig. 4c Fig. 4d Fig. 4e