



Office de la Propriété

Intellectuelle  
du Canada

Un organisme  
d'Industrie Canada

Canadian  
Intellectual Property  
Office

An agency of  
Industry Canada

CA 2569018 C 2013/12/10

(11)(21) **2 569 018**

(12) **BREVET CANADIEN  
CANADIAN PATENT**

(13) **C**

(86) Date de dépôt PCT/PCT Filing Date: 2005/06/01  
(87) Date publication PCT/PCT Publication Date: 2006/01/26  
(45) Date de délivrance/Issue Date: 2013/12/10  
(85) Entrée phase nationale/National Entry: 2006/11/24  
(86) N° demande PCT/PCT Application No.: US 2005/019115  
(87) N° publication PCT/PCT Publication No.: 2006/009605  
(30) Priorités/Priorities: 2004/06/16 (US60/580,189);  
2004/06/16 (US60/580,188)

(51) Cl.Int./Int.Cl. *H04J 3/06* (2006.01)

(72) Inventeurs/Inventors:

CHRISTENSEN, CARL, US;  
BYTHEWAY, DAVID LYNN, US;  
ARBUCKLE, LYNN HOWARD, US;  
REDONDO, RANDALL GEOVANNY, US

(73) Propriétaire/Owner:

THOMSON LICENSING, FR

(74) Agent: CRAIG WILSON AND COMPANY

(54) Titre : SYSTEME ET PROCEDE D'ACHEMINEMENT DE SIGNAUX ASYNCHRONES

(54) Title: SYSTEM AND METHOD FOR ROUTING ASYNCHRONOUS SIGNALS



| A_NOT_B | MASTER NOT SLAVE | EXTERNAL_TOGGLE | OTHER_TOGGLE | SELECTION |
|---------|------------------|-----------------|--------------|-----------|
| 1       | 1                | X               | X            | OSC       |
| 0       | 1                | X               | 1            | CLOCK_2   |
| 0       | 1                | X               | 0            | OSC       |
| X       | 0                | 1               | X            | CLOCK_1   |
| X       | 0                | 0               | 1            | CLOCK_2   |
| X       | 0                | 0               | 0            | OSC       |

(57) Abrégé/Abstract:

A router (100), for routing at least one input signal to at least one output, comprises at least one input module (4021-402x) and at least one output module (4041-404y). Each of the input and output modules includes at least one clock selector circuit (5001-500n) for selecting from among a first and second clock signal, and an oscillator signal, as a common output clock signal for the at least first router, based in part on whether at least one of the first and second clock signals has toggled. The clock selector circuit provides redundancy as well as distribution of clock signals among elements within each module.

## (12) INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT)

(19) World Intellectual Property Organization  
International Bureau(43) International Publication Date  
26 January 2006 (26.01.2006)

PCT

(10) International Publication Number  
WO 2006/009605 A1

(51) International Patent Classification<sup>7</sup>: H04J 3/06

(21) International Application Number: PCT/US2005/019115

(22) International Filing Date: 1 June 2005 (01.06.2005)

(25) Filing Language: English

(26) Publication Language: English

(30) Priority Data:

|            |                           |    |
|------------|---------------------------|----|
| 60/580,188 | 16 June 2004 (16.06.2004) | US |
| 60/580,189 | 16 June 2004 (16.06.2004) | US |

(71) Applicant (for all designated States except US): THOMSON LICENSING S.A. [FR/FR]; 46, Quai A. Le Gallo, F-92100 Boulogne-Billancourt (FR).

(72) Inventors; and

(75) Inventors/Applicants (for US only): CHRISTENSEN, Carl [US/US]; 2360 Bridle Oak Drive, South Jordan, Utah 84095 (US). BYTHEWAY, David, Lynn [US/US]; 5957 Blue Stone Circle, Murray, Utah 84123 (US). AR-BUCKLE, Lynn, Howard [US/US]; 382 South 1000

(74) Agents: TRIPOLI, Joseph, S. et al.; c/o Thomson Licensing Inc., 2 Independence Way Suite 2, Princeton, New Jersey 08540 (US).

(81) Designated States (unless otherwise indicated, for every kind of national protection available): AE, AG, AL, AM, AT, AU, AZ, BA, BB, BG, BR, BW, BY, BZ, CA, CH, CN, CO, CR, CU, CZ, DE, DK, DM, DZ, EC, EE, EG, ES, FI, GB, GD, GE, GH, GM, HR, HU, ID, IL, IN, IS, JP, KE, KG, KM, KP, KR, KZ, LC, LK, LR, LS, LT, LU, LV, MA, MD, MG, MK, MN, MW, MX, MZ, NA, NG, NI, NO, NZ, OM, PG, PH, PL, PT, RO, RU, SC, SD, SE, SG, SK, SL, SM, SY, TJ, TM, TN, TR, TT, TZ, UA, UG, US, UZ, VC, VN, YU, ZA, ZM, ZW.

(84) Designated States (unless otherwise indicated, for every kind of regional protection available): ARIPO (BW, GH, GM, KE, LS, MW, MZ, NA, SD, SL, SZ, TZ, UG, ZM, ZW), Eurasian (AM, AZ, BY, KG, KZ, MD, RU, TJ, TM),

[Continued on next page]

## (54) Title: SYSTEM AND METHOD FOR ROUTING ASYNCHRONOUS SIGNALS



(57) Abstract: A router (100), for routing at least one input signal to at least one output, comprises at least one input module (4021-402x) and at least one output module (4041-404y). Each of the input and output modules includes at least one clock selector circuit (5001-500n) for selecting from among a first and second clock signal, and an oscillator signal, as a common output clock signal for the at least first router, based in part on whether at least one of the first and second clock signals has toggled. The clock selector circuit provides redundancy as well as distribution of clock signals among elements within each module.

| A_NOT_B | MASTER NOT SLAVE | EXTERNAL_TOGGLE | OTHER_TOGGLE | SELECTION |
|---------|------------------|-----------------|--------------|-----------|
| 1       | 1                | X               | X            | OSC       |
| 0       | 1                | X               | 1            | CLOCK_2   |
| 0       | 1                | X               | 0            | OSC       |
| X       | 0                | 1               | X            | CLOCK_1   |
| X       | 0                | 0               | 1            | CLOCK_2   |
| X       | 0                | 0               | 0            | OSC       |

WO 2006/009605 A1

**WO 2006/009605 A1**



European (AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HU, IE, IS, IT, LT, LU, MC, NL, PL, PT, RO, SE, SI, SK, TR), OAPI (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, ML, MR, NE, SN, TD, TG).

*For two-letter codes and other abbreviations, refer to the "Guidance Notes on Codes and Abbreviations" appearing at the beginning of each regular issue of the PCT Gazette.*

**Published:**

— *with international search report*

PU040180

## SYSTEM AND METHOD FOR ROUTING ASYNCHRONOUS SIGNALS

### FIELD OF THE INVENTION

[0002] This invention relates to routers and more specifically to broadcast routers that route asynchronous signals.

### BACKGROUND OF THE INVENTION

[0003] A router comprises a device that routes one or more signals appearing at the router input(s) to one or more outputs. Routers used in the broadcast industry typically employ at least a first router portion with a plurality of router modules (also referred to as matrix cards) coupled to at least one expansion module. The expansion module couples the first router chassis to one or more second router portion to allow further routing of signals. Many broadcast routers, and especially those that are linearly expandable, route asynchronous signals. Asynchronous signal routing by such linearly expandable routers requires an accurate clock signal throughout the entire route to preserve the integrity of routed data. For an asynchronous signal, a difference in clock frequency from one location to another can cause corruption of the signal and loss of the data represented by that signal. Even a difference in clock frequencies as small as 1 part per million (PPM) can have an undesirable effect on data. Typical examples of data corruption include repeated or dropped signal samples.

[0004] As linearly expandable routers increase in complexity, the problem of supplying an accurate and synchronized clock signal to various elements becomes more difficult. For purposes of discussion, a clock signal constitutes a signal that oscillates between

- 2 -

a high and a low state at defined intervals. Typical clock signals oscillate with a 50% duty cycle. However, clocks having other duty cycles are also commonly employed. Circuits using clock signals for synchronization become active upon one of the rising or falling edge of the clock signal.

[0005] A so-called, "clock multiplexer" refers to a circuit, as typically exists within a linearly expandable router, for selecting at least one clock signal from a plurality of available clock signals. The selected clock signal(s) serve to trigger other elements. When selecting among available clock signals, the output signal selected by the clock multiplexer should not include any undefined pulses. Undefined pulses occur, for example, when a selected clock signal undergoes a disruption. Such a disruption can include a missing clock signal as well as a clock signal that fails to switch states as expected. Some times, an input clock signal will remain "stuck" indefinitely at one logic state or the other. Such disruptions frequently produce undefined pulses including runt pulses, short pulses, pulses of indefinite duration, glitches, spikes and the like.

[0006] Prior art attempts to avoid undefined pulses at the output of a clock multiplexer include so-called "safe" clock multiplexers. A typical safe clock multiplexer switches from a presently selected input to a next selected input in an orderly manner. Thus, a safe multiplexer does not switch until the selected input clock signal transitions to a known state and the subsequently selected clock signal transitions to the same state as the previously selected clock signal.

[0007] However, prior art safe clock multiplexers have drawbacks. For example, when a presently selected clock signal fails to transition to a known state, a safe clock multiplexer will often lack the ability to switch to another clock signal. Prior art safe clock multiplexers have not tolerated these and other types of clock disruptions.

[0008] Thus, a need exists for a technique for providing a selected one of a set of clock signals, such as within a linearly expandable router, that overcomes the aforementioned disadvantages

## SUMMARY OF THE INVENTION

[0009] Briefly in accordance with a preferred embodiment of the present principles, there is provided a method for selecting a clock signal from among at least first and second clock

-3-

signals. The method commences by detecting a failure of a first clock signal to change state and by detecting a failure of a second clock signal to change state. A selection occurs from among the first and second clock signals and an oscillator signal, based in part on whether at least one of the first and second clock signals has toggled

5

## BRIEF DESCRIPTION Of THE DRAWINGS

[0010] FIGURE 1 illustrates a block schematic diagram of a router according to an illustrative embodiment of the present principles:

10 [0011] FIGURE 2 illustrates a first alternate arrangement of input and output modules for the router of FIG. 1

[0012] FIGURE 3 illustrates a second alternate arrangement of input and output modules for the router of FIG. 1;

15 [0013] FIGURE 4 illustrates a third alternate arrangement of input and output modules for the router of FIG. 1

[0014] FIGURE 5 illustrates a first network of clock selector circuits for use in the router of FIG. 1;

[0015] FIGURE 6 depicts a second network of clock selector circuits for use in the router of FIG. 1

20 [0016] FIGURE 7 depicts a block schematic diagram of an illustrative embodiment of a clock selector circuit within the networks of FIGS. 5 and 6; and

[0017] FIGURE 8 depicts a safe clock multiplexer system of for use in the selector circuit of FIG. 4.

25 **DETAILED DESCRIPTION**

[0016] FIGURE 1 depicts a block schematic of a broadcast router 100 in accordance with a preferred embodiment of the present principles. In a preferred embodiment, the router 100 comprises at least one, and preferably a plurality input modules 402<sub>1</sub>, 402<sub>2</sub>...402<sub>x</sub> where x is an integer greater than zero, and at least one, and preferably, a plurality of output modules 404<sub>1</sub>...404<sub>y</sub>, where y is an integer. Each input module, such as input module 402<sub>1</sub>, comprises at least one, and preferably a plurality of input cards 406<sub>1</sub>, 406<sub>2</sub>...406<sub>z</sub> where z is an integer

greater than zero. Each input card has at least one, and preferably, a plurality of inputs for receiving signals for multiplexing into an output signal. Different input cards typically have different signal receiving capabilities to afford the ability to receive signals from a variety of sources. An expansion card 408 within each input module, such as module 402<sub>1</sub>, multiplexes 5 the output signals from the input cards 406<sub>1</sub>-406<sub>z</sub> into an output signal.

[0017] Each second module, such as second module 404<sub>1</sub>, has a matrix 410 card which de-multiplexes the input signals from one or more of the input modules for delivery to at least one, and preferably a plurality of output cards 412<sub>1</sub>, 412<sub>2</sub>...412<sub>p</sub>, where  $p$  is an integer greater than zero. Each output card delivers one or more output signals to one or more external 10 devices (not shown). A control card 414 controls the matrix card 410 in response to an external control signal C to cause the matrix card to route its output signal among various of the output cards 412<sub>1</sub>-412<sub>p</sub>. In this way, the matrix card 410 can effectuate routing based on the external control signal C.

[0018] The router 100 of FIG. 1 has each of its input modules 402<sub>1</sub>, 402<sub>2</sub>...402<sub>x</sub> 15 coupled to each of the output modules 404<sub>1</sub>, 404<sub>2</sub>...404<sub>y</sub>. Other arrangements are possible. FIGURE 2 illustrates a first alternate arrangement of input and output cards for the router 100 of FIG. 1 wherein the input and output modules are arranged to provide the same number of inputs and outputs. FIGURE 3 illustrates a second alternate arrangement of input and output modules for the router 100 of FIG. 1 in which there are more inputs than outputs. FIGURE 4 20 illustrates a third alternate arrangement of input and output modules for the router 100 of FIG. 1 in which there are more outputs than inputs.

[0019] The input modules 402<sub>1</sub>-402<sub>x</sub> and the output modules 404<sub>1</sub>-404<sub>y</sub> of FIG. 1 typically each include at least one of clock modules 500<sub>1</sub>-500<sub>n</sub>, where  $n \geq x + y$ , with each 25 clock module having a structure as described in greater detail with respect to FIG. 5. In practice, separate clock modules can exist in within one or more the elements within each input and output module of FIG. 1. Moreover, one or more clock module 500<sub>1</sub>-500<sub>n</sub> could exist as separate modular elements in the router 100, much like one of the input or output modules.

[0020] Referring to FIG. 5, the clock modules 500<sub>1</sub>-500<sub>n</sub> can interconnect with each 30 other in a daisy chain fashion to yield a network 600 of clock modules. In the embodiment of FIG. 5, the clock module 500<sub>1</sub> supplies its clock signal to the clock module 500<sub>2</sub> as well as each of clock modules 500<sub>3</sub>, 500<sub>i+1</sub> and 500<sub>i+3</sub>, where  $i \leq n$ , whereas the clock module 500<sub>2</sub>

supplies its clock signal to each of modules 500<sub>i</sub>, 500<sub>i+2</sub> and 500<sub>i+4</sub>. Each of the clock modules 500<sub>1</sub>, 500<sub>2</sub>...500<sub>n</sub> also receives the clock signal from a preceding one of clock modules 500<sub>2</sub>...500<sub>i</sub>...500<sub>n-1</sub>, respectively.

[0021] FIGURE 6 depicts an alternate arrangement of clock modules wherein the 5 modules are arranged in first and second networks 600<sub>1</sub> and 600<sub>2</sub>, with each of the networks 600<sub>1</sub> and 600<sub>2</sub> configured similarly to the clock module network 600 of FIG. 2. As seen in FIG. 6, one or more of the individual clock modules 500<sub>i</sub>-500<sub>n</sub> of network 600<sub>1</sub> provide clock signals to one or more of the clock modules 500<sub>i</sub>-500<sub>n</sub> of network 600<sub>2</sub>.

[0022] FIGURE 7 depicts a block schematic diagram of an exemplary clock module 10 500<sub>i</sub>. The clock module 500<sub>i</sub> of FIG. 4 includes first and second clock inputs that receive first and second clock signals Clock\_1 and Clock\_2, respectively. Each of the external clock signals Clock\_1 and Clock\_2 can comprise clock signals from a separate upstream clock selector circuit in the network of FIG 2 or a clock signal from a reference clock circuit formed by an oscillator 508.

[0023] The clock selector circuit 500<sub>i</sub> includes a pair of toggle detectors 502 and 504 15 which each receive a separate one of the Clock\_1 and Clock\_2 signals. Each toggle detector provides an output signal indicative of whether its respective input clock signal has toggled, i.e., a changed from one state to another. A logic block 506 receives the output signals of the toggle detectors 502 and 504, along with the output of an oscillator circuit 508 that generates a 20 clock signal useful for meeting the timing requirements of various circuit elements. The logic block 506 also receives two external status signals; (1) A\_not B and (2) Master\_not Slave. The state of the status signal A\_not B indicates whether or not the clock circuit 500<sub>i</sub> will provide the primary clock signal. The state of the Master\_not Slave signal determines the clock circuit 500<sub>i</sub> operates as its own master, or as a slave to another clock signal.

[0024] The logic block 506 generates an output control for controlling a safe clock 25 multiplexer system 510 to select among the clock signals Clock\_1, Clock\_2 and the output signal of the oscillator 508, to provide a single clock signal to downstream elements (not shown). The output control signal of the logic block 506 has a prescribed relationship to the logic circuit input signals as shown in Table 1, with the "x" entries constituting "don't care" 30 values. (In other words, the value of the particular input signal has no effect on the output of the logic block 506.)

-6-

TABLE I

| A_not B | Master_Not Slave | Toggle Detector 504 | Toggle Detector 502 | Safe clock multiplexer system 510 Output |
|---------|------------------|---------------------|---------------------|------------------------------------------|
| 1       | 1                | x                   | x                   | Oscillator 508                           |
| 0       | 1                | x                   | 1                   | Clock_2                                  |
| 0       | 1                | x                   | 0                   | Oscillator 508                           |
| x       | 0                | 1                   | x                   | Clock_1                                  |
| x       | 0                | 0                   | 1                   | Clock_2                                  |
| x       | 0                | 0                   | 0                   | Oscillator 508                           |

[0025] As seen from Table 1, for so long as the Master\_Not Slave signal remains at a logic "1" level, the clock circuit 500, only selects between Clock\_2 and Oscillator 508. Under 5 such conditions, the toggling of the Clock\_1 signal, and hence the output signal of the toggle detector 504 has no effect. Conversely, when the clock circuit 500, serves as a slave (i.e., the Master\_Not Slave signal remains at a logic "0" level), the output states of the toggle detector 504, and the output state of the toggle detector 502, determine which of the Clock\_1, Clock\_2, and oscillator 508 signals appear at the output of the safe clock multiplexer system 510. The 10 clock signal selected by the safe clock multiplexer system 510 provides a timing signal for local use as well as for input to elements within the router 100 of FIG. 1.

[0026] In a preferred embodiment, the safe clock multiplexer system 510 of FIG. 4 has the structure shown in FIG. 5 to afford the clock module 500, of FIG. 3 the ability to tolerate 15 an input clock pulse that has become stuck. Within the safe clock multiplexer system 510 of FIG. 5, first and second toggle detectors 701<sub>1</sub> and 701<sub>2</sub> receive the Clock\_1 and Clock\_2 signals, respectively, as do each of a pair of multiplexers 702<sub>1</sub> and 702<sub>2</sub>, respectively. Each of the multiplexers 702<sub>1</sub> and 702<sub>2</sub> receives a signal and a logic "0" level at its second input.

[0027] The toggle detectors 701<sub>1</sub> and 701<sub>2</sub> control the multiplexers 702<sub>1</sub> and 702<sub>2</sub> in 20 accordance with the state of Clock\_1 and Clock\_2 signals, respectively, as measured against the output signal of the oscillator 508. In other words, each of the toggle detectors 701<sub>1</sub> and 701<sub>2</sub> determines whether a respective one of the Clock\_1 and Clock\_2 signals has changed state (i.e., toggled) relative to the output signal of the oscillator 508. If a respective one of the

toggle detectors 701<sub>1</sub> and 701<sub>2</sub> determines that a corresponding one of the Clock\_1 and Clock\_2 signals has toggled relative to the oscillator 508 output signal, then that toggle detector gates a corresponding one of the multiplexers 702<sub>1</sub> and 702<sub>2</sub>. When gated, each of the multiplexers 702<sub>1</sub> and 702<sub>2</sub> passes and associated one of the Clock\_1 and Clock\_2 signals.

5 Should a respective one of the clock signals Clock\_1 and Clock\_2 not toggle relative to the oscillator 508 output signal, then the corresponding one of the multiplexers 702<sub>1</sub> and 702<sub>2</sub> will output a logic zero level signal.

[0028] A multiplexer 704 receives at its first and second inputs the output signals of the multiplexers 702<sub>1</sub> and 702<sub>2</sub>, respectively. In accordance with a signal from the logic block 10 506 of FIG. 4, the multiplexer passes the output signal of one of the multiplexers 702<sub>1</sub> and 702<sub>2</sub> to a first input of a multiplexer 706<sub>1</sub> and to the input of a toggle detector 708<sub>1</sub>. The multiplexer 706<sub>1</sub> has its second input supplied with a signal at a logic zero level.

[0029] The toggle detector 708<sub>1</sub> controls the multiplexer 706<sub>1</sub> in accordance with the relationship between the output signal of the multiplexer 704 and the output signal of the 15 oscillator 508. In other words, the toggle detector 708<sub>1</sub> determines whether the output signal of the multiplexer 704 has changed state relative to the output signal of the oscillator 508. If the output signal of the multiplexer 704 toggles relative to the oscillator 508 output signal, then the toggle detector 708<sub>1</sub> causes the multiplexers 706<sub>1</sub> to pass the output signal of the multiplexer 704. Otherwise, should the output signal of the multiplexer 704 not toggle 20 relative to the output signal of the oscillator 508, the multiplexer 706<sub>1</sub> will output a logic zero level signal.

[0030] A multiplexer 706<sub>2</sub> receives at its first and second inputs the output signal of the oscillator 508 and a logic zero level signal, respectively. A toggle detector 708<sub>2</sub> controls the multiplexer 706<sub>2</sub> in accordance with the oscillator 508 output signal. In other words, the 25 toggle detector 708<sub>2</sub> determines whether the output signal of the oscillator 508 periodically changes state. If the oscillator 508 output signal does toggle, then the toggle detector 708<sub>2</sub> gates the multiplexer 706<sub>2</sub> to pass the output signal of the oscillator 508. Otherwise, should the output signal of the oscillator 508 not toggle, then the multiplexer 706<sub>2</sub> will output a logic zero level signal.

30 [0031] A multiplexer 710 receives at its first and second inputs the output signals of the multiplexers 706<sub>1</sub> and 706<sub>2</sub>, respectively. Like the multiplexer 704, the multiplexer 710 operates under the control of the logic block 506 of FIG. 4. Thus, depending on output signal

of the logic block 506, the multiplexer 710 will either output a selected one of the *Clock\_1* and *Clock\_2* signals (assuming at least one has toggled relative to the oscillator 508 output signal) or the output signal of the oscillator 508 (assuming it has toggled.)

[0032] An important distinction exists between the multiplexers 702<sub>1</sub> and 702<sub>2</sub> and the multiplexers 704 and 710. The multiplexers 704 and 710 serve as clock multiplexers as described earlier. Advantageously, described, the safe clock multiplexer system 510 of FIG. 5 precludes the possibility of a missing clock pulse. By controlling the passage of the *Clock\_1* and *Clock\_2* signals relative to the oscillator 508 output signal and by controlling the passage of the oscillator 508 output only if it has toggled, the safe clock multiplexer system 510 avoids a situation in which any or all of the clocks become stuck in a no-clock state.

[0033] The foregoing describes a clock selector circuit 500<sub>i</sub>, including a safe multiplexer system 510, for distributing clock pulses so as to provide for redundancy while assuring clock synchronism.

## WHAT IS CLAIMED IS:

## 1. A router comprising:

at least a first router portion for routing asynchronous signals, said first router portion having first and second clock signal inputs for receiving first and second clock signals which each toggle at a clock rate, respectively;

a clock selector circuit within the at least first router portion for selecting from among said first and second clock signal, and an oscillator signal, as a common output clock signal for the at least first router portion, based in part on whether at least one of the first and second clock signals has toggled; and

a safe clock multiplexer system for detecting whether each of the first and second clock signals has toggled relative to the oscillator signal, and if not, replacing each non-toggling signal with a signal at a fixed logic state to maintain synchronism of the output clock signal relative to the first and second clock signals.

2. The router according to claim 1 wherein the safe clock multiplexer system includes a pair of toggle detectors, each determining whether a separate one of the first and second clock signals has toggled relative to the oscillator signal.

3. The router according to claim 1 wherein the clock selector circuit selects from among said first and second clock signal, and the oscillator signal, as a common output clock signal for the at least first router portion, based further in part on whether the clock selector circuit serves as a master or as a slave to another clock selector circuit.

4. The router according to claim 1 wherein the clock selector circuit selects from among said first and second clock signal, and the oscillator output signal, as the common output clock signal for the at least first router portion, based further in part on: (i) whether the clock selector circuit serves as its own master, or as a slave to another clock selector circuit, and (ii) whether the common output clock signal will serve as a primary clock signal.

- 10 -

5 The router according to claim 1 wherein the clock selector circuit comprises:

a first toggle detector for generating an output signal determinative of whether the first external clock signal has toggled;

a second toggle detector for generating an output signal determinative of whether the second external clock signal has toggled;

a logic block for providing an output control signal which varies based in part on the output signal of the first and second toggle detectors; and

a multiplexer system for selecting among said first and second clock signal, and said oscillator signal, as a common output clock signal for the at least first router in accordance with the logic block output signal.

6. The router according to claim 5 wherein the logic block provides its output control signal based in part on whether at least one of the first and second clock signals has toggled, and whether the clock selector circuit serves as its own master, or as a slave to another clock selector circuit.

7. The router according to claim 5 wherein the logic block provides its output control signal based further in part on: (i) whether the clock selector circuit serves as its own master, or as a slave to another clock selector circuit, and (ii) whether the common output clock signal will serve as a primary clock signal.

8. The router according to claim 1 further comprising:

at least a second router portion for routing asynchronous signals, said second router portion having first and second clock signal inputs for receiving the first and second clock signals, respectively, which each toggle at a clock rate; and

a second clock selector within the at least second router portion for selecting from among said first and second clock signals, and the oscillator signal, as a common output clock signal for the at least second router portion, based in part on whether at least one of the first and second clock signals has toggled relative to the oscillator signal.



FIG. 1



3/7

**FIG. 5**METHOD CAN BE EXTENDED PAST THE NUMBER  
OF EXTERNAL OUT PORTS BY "DAISY CHAINING"

4/7

**FIG. 6****FIG. 6A****FIG. 6B****FIG. 6A**

5/7

**FIG. 6B**



| A_NOT B | MASTER NOT SLAVE | EXTERNAL_TOGGLE | OTHER_TOGGLE | SELECTION |
|---------|------------------|-----------------|--------------|-----------|
| 1       | 1                | X               | X            | OSC       |
| 0       | 1                | X               | 1            | CLOCK_2   |
| 0       | 1                | X               | 0            | OSC       |
| X       | 0                | 1               | X            | CLOCK_1   |
| X       | 0                | 0               | 1            | CLOCK_2   |
| X       | 0                | 0               | 0            | OSC       |

FIG. 7

**FIG. 8**



| A_NOT B | MASTER NOT SLAVE | EXTERNAL_TOGGLE | OTHER_TOGGLE | SELECTION |
|---------|------------------|-----------------|--------------|-----------|
| 1       | 1                | X               | X            | OSC       |
| 0       | 1                | X               | 1            | CLOCK_2   |
| 0       | 1                | X               | 0            | OSC       |
| X       | 0                | 1               | X            | CLOCK_1   |
| X       | 0                | 0               | 1            | CLOCK_2   |
| X       | 0                | 0               | 0            | OSC       |