

(43) International Publication Date  
22 September 2016 (22.09.2016)

WIPO | PCT

(51) International Patent Classification: **H01L 21/66** (2006.01) **Lena**; 17749 Columbia Drive, Castro Valley, California 94552 (US).

(21) International Application Number: PCT/US2016/022497 **(74) Agents**: **MCANDREWS, Kevin** et al.; Kla-Tencor Corporation, Legal Department, One Technology Drive, Milpitas, California 95035 (US).

(22) International Filing Date: 15 March 2016 (15.03.2016) **(81) Designated States** (unless otherwise indicated, for every kind of national protection available): AE, AG, AL, AM, AO, AT, AU, AZ, BA, BB, BG, BH, BN, BR, BW, BY, BZ, CA, CH, CL, CN, CO, CR, CU, CZ, DE, DK, DM, DO, DZ, EC, EE, EG, ES, FI, GB, GD, GE, GH, GM, GT, HN, HR, HU, ID, IL, IN, IR, IS, JP, KE, KG, KN, KP, KR, KZ, LA, LC, LK, LR, LS, LU, LY, MA, MD, ME, MG, MK, MN, MW, MX, MY, MZ, NA, NG, NI, NO, NZ, OM, PA, PE, PG, PH, PL, PT, QA, RO, RS, RU, RW, SA, SC, SD, SE, SG, SK, SL, SM, ST, SV, SY, TH, TJ, TM, TN, TR, TT, TZ, UA, UG, US, UZ, VC, VN, ZA, ZM, ZW.

(25) Filing Language: English **(84) Designated States** (unless otherwise indicated, for every kind of regional protection available): ARIPO (BW, GH, GM, KE, LR, LS, MW, MZ, NA, RW, SD, SL, ST, SZ, TZ, UG, ZM, ZW), Eurasian (AM, AZ, BY, KG, KZ, RU, TJ, TM), European (AL, AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HR, HU, IE, IS, IT, LT, LU, LV, MC, MK, MT, NL, NO, PL, PT, RO, RS, SE, SI, SK,

(26) Publication Language: English

(30) Priority Data: 62/133,959 16 March 2015 (16.03.2015) US **(71) Applicant**: **KLA-TENCOR CORPORATION** [US/US]; Legal Department, One Technology Drive, Milpitas, California 95035 (US).

15/068,320 11 March 2016 (11.03.2016) US

(72) Inventors: **LI, Shifang**; 3357 Sagewood Court, Pleasanton, California 94588 (US). **WEN, Youxian**; 420 Cherry Manor Court, Fremont, California 94536 (US). **SCHWITZALLA, Sven**; 24685 NW Groveland Drive, Hillsboro, Oregon 97124 (US). **AJI, Prashant**; 1655 Newport Avenue, San Jose, California 95125 (US). **NICOLAIDES**,

[Continued on next page]

## (54) Title: SYSTEMS AND METHODS FOR ENHANCING INSPECTION SENSITIVITY OF AN INSPECTION TOOL



**(57) Abstract:** Systems and methods for enhancing inspection sensitivity to detect defects in wafers using an inspection tool are disclosed. A plurality of light emitting diodes illuminate at least a portion of a wafer and capture a set of grayscale images. A residual signal is determined in each image of the grayscale image set and the residual signal is subtracted from each image of the grayscale image set. Defects are identified based on the subtracted grayscale image set. Models of the inspection tool and wafer may be built and refined in some embodiments of the disclosed systems and methods.



SM, TR), OAPI (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, **Published:**  
GW, KM, ML, MR, NE, SN, TD, TG).

— *with international search report (Art. 21(3))*

## SYSTEMS AND METHODS FOR ENHANCING INSPECTION SENSITIVITY OF AN INSPECTION TOOL

### Cross-Reference to Related Applications

5 [0001] This application claims priority to U.S. Provisional Application No. 62/133,959, filed on March 16, 2015, now pending, the disclosure of which is incorporated herein by reference.

### Field of the Disclosure

10 [0002] The present disclosure relates to systems and methods for enhancing inspection sensitivity of an inspection tool, such as a metrology tool.

### Background of the Disclosure

[0003] Wafer inspection systems help semiconductor manufacturers increase and maintain integrated circuit (IC) chip yields. The IC industry employs inspection systems to detect defects that occur during the manufacturing process. Their main purpose is to monitor 15 whether the process is under control. If the process is outside the scope of established norms, the system should indicate the problem and/or the source of the problem, which a manager of the IC fabrication process can fix. Some important inspection system characteristics are defect detection sensitivity and wafer throughput. Sensitivity and throughput are coupled such that greater sensitivity usually means lower throughput. There are both physical and economic reasons for 20 this relationship.

[0004] The relative value of sensitivity and throughput depends on the function of the inspection system. There are three general functional requirements for these systems: first, detecting and classifying defects in process development, second, in monitoring a process line, and third, in monitoring a station. In process development one may tolerate low throughput in

order to capture smaller defects and a greater range of defect types. However, in monitoring a production line or a station, cost-of-ownership, and thus throughput, becomes relatively more important. In this case, of course, the sensitivity must be adequate to capture the yield-limiting defects.

5 [0005] Evolution of the semiconductor manufacturing industry is placing ever greater demands on yield management and in particular, on metrology and inspection systems. Critical dimensions are shrinking while wafer size is increasing. Economics is driving the industry to decrease the time for achieving high-yield, high-value production. Thus, minimizing the total time from detecting a yield problem to fixing it determines the return-on-investment for the  
10 semiconductor fabricator.

[0006] Thus, inspection systems are evolving from stand-alone “tools” that just found defects to a part of a more complete solution where detecting defects, classifying them, analyzing these results and recommending corrective action are their functions.

15 [0007] Existing systems and methods have been used for automatic defect inspection of semiconductor wafers. However, the inspection parameters of prior art systems and methods are rather limited in a high-throughput environment. For example, parameters such as coated film thickness or the process uniformity across the wafer are time-consuming and computationally expensive.

20 [0008] Present systems capture grayscale images of a semiconductor wafer under all possible combinations of red, green, and blue LED illumination. The grayscale images are currently used for automatic defect detection on semiconductor wafers, or to detect wafer-to-wafer process variation (G-view).

#### **Brief Summary of the Disclosure**

25 [0009] One embodiment of the present disclosure is a method for identifying defects in a wafer with an inspection tool. The method comprises the step of capturing a grayscale image set

of the wafer by using an electronic image capture device of the inspection tool. The grayscale image set may be captured by illuminating at least a portion of the wafer with a blue wavelength light and capturing a first grayscale image, illuminating at least a portion of the wafer with a red wavelength light and capturing a second grayscale image, and illuminating at least a portion of the wafer with a green wavelength light and capturing a third grayscale image. In one embodiment, the method may further comprise illuminating at least a portion of the wafer with a combination of blue, red, or green wavelength light and capturing one or more additional grayscale images.

[0010] The method may further comprise storing the grayscale image set into a

computer-readable memory.

[0011] The method may further comprise determining, using a processor in communication with the computer-readable memory, a residual signal in each of the images of the grayscale image set based on a combination of the images in the grayscale image set. The residual signal may be determined by building, using the processor, a rigorous mathematical

model of defect detection using the inspection tool; determining one or more model parameters, using the processor, based on a known standard grayscale image set (such as a VLSI thin film standard image set); building, using a processor, a model of the wafer using the one or more model parameters, the model based on design values or previously measured values (such as model parameters); predicting, using the model of the wafer, grayscale signals by using the

model of the wafer and the rigorous mathematical model; adjusting one or more parameters of the model of the wafer until a best match is found between the predicted grayscale signals and measured grayscale signals from the wafer; reporting, using the processor, the one or more parameters corresponding to the best match models as the measured sample parameters;

calculating, using the processor, a residual signal based on differences between the predicted grayscale and measured grayscale on the wafer; and storing, in computer-readable memory, the calculated residual signal for future defect detection.

[0012] The method may further comprise subtracting, using the processor, the residual signal of each image of the grayscale image set from each image of the grayscale image set.

[0013] The method may further comprise identifying, using the processor, a defect in the wafer based on the subtracted grayscale image set.

5 [0014] The method may further comprise converting the grayscale image set captured by the image capture device using an analog-to-digital converter.

10 [0015] The method may further comprise importing wafer information into the computer-readable memory, wherein the step of calculating a residual signal in each of the images of the grayscale image set is further based on the imported wafer information. The wafer information may be in GDSII format. The wafer information may also be automatically imported by the processor.

15 [0016] The method may further comprise capturing, using the electronic image capture device of the inspection tool, additional grayscale image set of a wafer after the wafer has been modified; determining, using the processor in communication with the computer-readable memory, a residual signal in each of the images of the additional grayscale image set based on a combination of the images in the additional grayscale image set; subtracting, using the processor, the residual signal of each image in the additional grayscale image set from each image in the additional grayscale image set; and identifying, using the processor, a defect in the wafer based on differences between the grayscale image sets.

20 [0017] One embodiment of the present disclosure may be described as an enhanced inspection tool system. The system may comprise a control processor and an electronic image capture device in electronic communication with the control processor. The system may further comprise a plurality of light emitting diodes, each light emitting diode configured to emit a different wavelength of light. The plurality of light emitting diodes may be in electronic communication with the control processor.

[0018] The system may further comprise a computer-readable memory in electronic communication with the image capture device and an analysis processor in electronic communication with the computer-readable memory. In one embodiment, the system may further comprise an analog-to-digital converter configured to convert the grayscale image set for storage in the computer-readable memory.

[0019] The control processor may be configured to instruct the plurality of light emitting diodes to illuminate at least a portion of a wafer with a blue, red, and green wavelength light and capturing a first, second, and third grayscale image.

[0020] The control processor may also be configured to instruct the electronic image capture device to capture a grayscale image set of a wafer. Each image of the set captured may be done while at least a portion of the wafer is illuminated by the plurality of light emitting diodes. The control processor may also be configured to store the grayscale image set into the computer-readable memory. The control processor may be further configured to instruct the plurality of light emitting diodes to illuminate at least a portion of the wafer with a combination of blue, red, and green wavelength light and capture an additional grayscale image under the combined light.

[0021] The analysis processor may be configured to determine a residual signal in each of the images of the grayscale image set retrieved from the computer-readable memory based on a combination of the images in the grayscale image set. The analysis processor may determine a residual signal in each of the images of the grayscale image set by: building, using the analysis processor, a rigorous mathematical model of defect detection using the inspection tool; determining one or more model parameters, using the analysis processor, based on a known standard grayscale image set; building, using the analysis processor, a model of the wafer having using the one or more model parameters, the model based on design values or previously measured values; predicting, using the model of the wafer, grayscale signals by using the model of the wafer and the rigorous mathematical model; adjusting one or more parameters of the model of the wafer until a best match is found between the predicted grayscale signals and

measured grayscale signals from the wafer; reporting, using the analysis processor, the one or more parameters corresponding to the best match models as the measured sample parameters; calculating, using the analysis processor, a residual signal based on differences between the predicted grayscale and measured grayscale on the wafer; and storing, in the computer-readable memory, the calculated residual signal for future defect detection.

5 [0022] The analysis processor may be further configured to subtract the residual signal of each image of the grayscale image set from each image of the grayscale image set and identify a defect in the wafer based on the subtracted grayscale image set. The analysis processor may be further configured to import wafer information from the computer-readable memory and

10 determine a residual signal in each of the images of the grayscale image set is further based on the imported wafer information. The wafer information may be in GDSII format.

15 [0023] The control processor may be further configured to instruct the electronic image capture device to capture an additional grayscale image set of a wafer after the wafer has been modified. In such an embodiment, the analysis processor may be further configured to determine a residual signal in each of the images of the additional grayscale image set based on a combination of the images in the additional grayscale image set, subtract the residual signal of each image in the additional grayscale image set from each image in the additional grayscale image set, and identify a defect in the wafer based on differences between the grayscale image sets.

20 **Description of the Drawings**

[0024] For a fuller understanding of the nature and objects of the disclosure, reference should be made to the following detailed description taken in conjunction with the accompanying drawings, in which:

25 Figure 1 is a drawing illustrating detection of defects on a wafer using a system or method of the present disclosure;

Figure 2 is a drawing illustrating detection of process drift from wafer-to-wafer using a system or method of the present disclosure;

Figures 3a-3b are exemplary grey level image with red illuminated (Fig. 3a), green illuminated (Fig. 3b), and blue illuminated (Fig. 3c) of a semiconductor wafer using a system or method of the present disclosure;

5 Figure 4a is a diagram showing wafer map of thickness as measured using a system or method of the present disclosure;

Figure 4b is a diagram showing a comparison of the data captured in Fig. 4a and 4c;

10 Figure 4c is a diagram showing wafer map of thickness as measured using a metrology tool;

Figures 5a-c are diagrams showing the residual signal of red, green, and blue channels after signal from thickness variation being removed using a system or method of the present disclosure;

15 Figure 6 is an exemplary imaging device used in a system or method of the present disclosure; and

Figure 7 is a flowchart illustrating an exemplary embodiment of the present disclosure.

### **Detailed Description of the Disclosure**

**[0025]** Although claimed subject matter will be described in terms of certain embodiments, other embodiments, including embodiments that do not provide all of the benefits and features set forth herein, are also within the scope of this disclosure. Various structural, 20 logical, process step, and electronic changes may be made without departing from the scope of the disclosure.

**[0026]** Embodiments of the systems and methods disclosed herein enable quantitative monitoring of sample parameters and provide improved inspection capabilities. The system generates more reliable and measurable quantities per point on the wafer per wavelength. This 25 increases possible applications and improves results. Extracting sample parameters from an inspection tool can aid in detection of process parameter drift, which will enable semiconductor manufacturers to take preventive or corrective action.

[0027] As used herein, the term “wafer” generally refers to substrates formed of a semiconductor or non-semiconductor material. Examples of such a semiconductor or non-semiconductor material include, but are not limited to, monocrystalline silicon, gallium arsenide, indium phosphide, sapphire, and glass. Such substrates may be commonly found and/or processed in semiconductor fabrication facilities.

5 [0028] A wafer may include one or more layers formed upon a substrate. For example, such layers may include, but are not limited to, a photo resist, a dielectric material, a conductive material, and a semiconductive material. Many different types of such layers are known in the art, and the term wafer as used herein is intended to encompass a wafer including all types of 10 such layers.

10 [0029] One or more layers formed on a wafer may be patterned or unpatterned. For example, a wafer may include a plurality of dies, each having repeatable patterned features or periodic structures. Formation and processing of such layers of material may ultimately result in completed devices. Many different types of devices may be formed on a wafer, and the term 15 wafer as used herein is intended to encompass a wafer on which any type of device known in the art is being fabricated.

15 [0030] Embodiments of the disclosed systems and methods extract information from existing data in a mathematically rigorous way. In one embodiment, grayscale signal from the bright field channel 603 of the system in **Fig. 6** is obtained via scan through a part of a wafer or 20 the full wafer area, with pre-determined illumination light source, namely any combinations of the red, green and blue LEDs. The system in **Fig. 6** is calibrated using prior data analysis. The calibration process can be performed by analyzing the grayscale signal when the system scans one or more wafers with known surface structure, such as VLSI thin film standards. This 25 calibration process finds all parameters for a rigorous mathematical model of the system in **Fig. 6**. During the data analysis on the wafers under test, the model with pre-determined parameters from the calibration process are used, in addition to rigorously modeling the structures on the wafer. The results of the rigorously modeled sample and system of **Fig. 6** are predicted grayscale

signals. The predicted grayscale signals are then compared with the measured grayscale signal by the system. A best match between the predicted signal and measured signal is obtained by adjusting the parameter of the samples under test, such as thicknesses of the films, optical constants of materials, and/or critical dimension (CD) of some patterned features. The 5 parameters that give the best match are reported as the measurement results.

[0031] In one embodiment, a rigorous modeling method is applied to an automatic optical inspection device, such as shown in **Fig. 6**. As the method improves the performance of inspection system, the grayscale signal (as illustrated in **Figs. 3a-c**) becomes increasingly precise. By rigorously analyzing or modeling the grayscale data, embodiments of the present 10 disclosure can measure sample parameters such as thicknesses of thin film stack using grayscale data from the optical inspection device. **Fig. 4a** shows the thickness of a semiconductor wafer as determined using systems and methods of the present disclosure, via the calibration and data analysis processes described herein. **Fig. 4c** shows thickness of the same semiconductor wafer as determined by a well-established accuracy but time-consuming metrology tool. **Fig. 4b** 15 illustrates the accuracy of the presently disclosed systems and methods in comparison to the metrology tool by plotting the results from two the methods on the diagonal. For clarity, the difference between them is plotted as the squares in **Fig. 4b**.

[0032] In another embodiment, defect detection sensitivity may be increased by applying a rigorous modeling method to original grayscale imaging. In one example, an exemplary bright-field RGB grayscale image, such as the images in **Figs. 3a-c** may be captured. An RGB grayscale image may be a set of grayscale images of the wafer or of a portion of the wafer illuminated by a red, green, or blue light. Each image in the set may correspond to an image captured under a different color of light. The major component of grayscale variation across the imaged wafer is due in part to film thickness variation in the wafer. After mathematically 20 removing the signal caused by film thickness variation, the residual signal can be found as shown in **Figs. 5a-c**.

[0033] For example, there are three major data components shown within Figs. 5a-c: (a) the abnormal feature inside the ring between radii range 110-150mm especially in the upper-left range is a process non-uniformity that causes the optical property of the film to behave differently from a normal value; (b) the ring-type and horizontal strip-type feature is a known hardware limitation in the exemplary embodiment; and (c) after removing the hardware signature described in (b), the image reveals defects that have a weak signal in a sub digitized-count. As such, the defect-detection sensitivity of the system will be improved after removing the major thickness variation components.

[0034] In another embodiment, the capabilities of the present disclosure can be expanded by collecting and analyzing multiple sets of grayscale images taken on the same wafer but at different time during the wafer process. For example, one set of grayscale images may be captured after each film layer deposition process. In one embodiment a set of grayscale image may be taken after the pre-lithography layer, ARC layer, and photo resist layer. Another set of grayscale images may be taken after developing the pattern. When all the sets of grayscale images are analyzed together, the thickness of all the films as well as the CD value of the patterned structure can be measured. In addition, after removing the major signal component due to film thickness and CD variation from the original sets of RGB grayscale images, process variations and small defects can be detected at all process steps with higher sensitivity.

[0035] In another embodiment, film stack and/or patterned structures information may be imported into the rigorous analysis. The stack and/or patterned structure information at the location of interest, for example, may be imported from a GDSII file or other suitable type of file. The information may be imported either automatically or manually. Film stacks and/or patterned structures may have different responses to incident of light, angle of incident and azimuth, numeric aperture, wavelength, polarization, etc. Variation of those unique film stacks and/or patterned structures within the die or field, within the wafer, and between wafers may reflect variations in the wafer manufacturing process. Such variations can be detected and can be separated and/or decoupled by applying algorithms, such as smart image analysis, and/or

rigorously modeling the system. For example, after the major component of grayscale variation via thickness variation of **Fig. 3a-c** is subtracted, the residual grayscale variation can be determined as shown in **Fig. 5a-c**. The outer ring in **Fig. 5a** shows high residual, and can be identified because the film optical property is different from other area during the wafer process.

5 This may be a process tool defect that causes material property variation and would not have been detected without removing the major grayscale variation by thickness variation. The same algorithm can be applied to find more types of defects related to process or process tools.

[0036] Fig. 6 is a diagram of one type of hardware used to capture grayscale images of a wafer. Fig. 6 illustrates an embodiment of a wafer inspection system in which maximum

10 flexibility over the illumination spectra is desired. The wafer inspection system shown in **Fig. 6** includes wafer **600**, objective lens, turret, bright-field illuminator **607**, illumination relay optics **609**, auto-focus unit **611**, beamsplitter, tube lens, review camera **601**, and dark-field illuminator **613**. In order to achieve spatial separation, the fields of view of the detectors **603** and **605** must fit within the field of view of objective lens without overlap. The use of linescan CCD or TDI

15 (time delay and integration) CCD sensors facilitates this goal, because these sensors have footprints that are long and thin. However, the bright-field and dark-field detectors are not limited to linescan CCD or TDI CCD sensors and may be alternatively implemented with any other suitable sensor. Although using TDI detector is one of the exemplary embodiment, there are many advantages by using TDI detectors. By using TDI detector, the system, such as shown  
20 in **Fig. 6**, can drive a scan of wafer relative to detection field-of-view continuously moving while taking grayscale signal, and output swaths that has length only limited by wafer size. This may be important when a Power-Spectral-Density (PSD) is desired from the measurement. The PSD is a Fourier transfer of the quantity measured. To cover a wide range of the spatial frequency range of measured PSD from one measurement, use of a small pixel size that extends a high  
25 frequency end, and also long measurement length that extends a low frequency end may be desired. The ratio of total scan length to pixel size gives the total number of pixels along the scan direction. For TDI, this can be larger than 1,000,000 (for example, 300mm long line with 0.3 micro pixel size), and this provides six orders of magnitude of spatial frequency coverage during

one TDI scan. In contrast, with strobe technology, this ratio is limited by number of pixels in the detector, typically less than 2,000 for automatically optical inspection tools in semiconductor industry. That means the TDI scheme can provide more than 500 times wider spatial frequency coverage range in one measurement. Other advantages of using TDI include faster and higher

5 resolution.

[0037] The reflected light and the scattered light collected by the objective lens are converged into real images by the tube lens. In one embodiment, the bright-field and dark-field images may be separated into the appropriate detection channels by a double-sided mirror in the shape of a prism. However, there are many other suitable optical components that could be used

10 to separate the bright-field and dark-field images.

[0038] In one embodiment, the dark-field image is focused directly onto the dark-field detector 605. On the bright-field side, a majority of the bright-field light is focused onto the bright-field detector 603. However, a small portion of the bright-field light may be split off by a cube beamsplitter and directed to a review camera 601. Review camera 601 may be used to

15 acquire color images of the specimen under inspection. In some cases, an additional optical element may be placed between a beamsplitter and review camera 601 to adjust the image magnification in accordance with the imaging requirements.

[0039] A beamsplitter, an optical element, and review camera 601 may not be included in all embodiments of the invention. If eliminated, the bright-field image from the double-sided mirror may be focused directly onto the bright-field detector 603. It is also worth noting that the beamsplitter, optical element, and review camera 601 may be added to other embodiments including bright-field inspection.

[0040] Output signals from the bright-field and dark-field detectors may be conveyed to a computer (not shown) for further processing. Because the two channels are separated spatially, the bright-field and dark-field detectors are able to acquire bright-field and dark-field images of the wafer at substantially the same time. This improves throughput (over systems capable of

providing only one mode at a time) and increases sensitivity to a wider range of defects by enabling the detector output signals to be combined before defects are determined. In addition to bright-field and dark-field defects, the output signals may be combined to locate defects that can only be detected in the bright-field difference versus dark-field difference decision space.

5 [0041] The output signals from the two detectors may be supplied to one or more computer systems (not shown) for further processing. For example, the output signals may be supplied to a processor (not shown). The processor may be coupled to the two detectors by a transmission medium (not shown). The transmission medium may include any suitable transmission medium known in the art. In addition, the processor may be coupled to the detector 10 by one or more electronic components (not shown) such as an analog to digital converter. In this manner, the processor may be configured to receive output signals from the detectors.

15 [0042] In some embodiments, the processor may be configured to use the output signals for detecting one or more defects on the specimen. The defects may include any defects of interest on the specimen. In addition, the processor may be configured to perform any other inspection-related functions known in the art (e.g., defect location determination, defect classification, defect mapping, etc.). The processor may take various forms, including a personal computer system, mainframe computer system, workstation, image computer, parallel processor, or any other processing device known in the art. In general, the term “computer system” may be broadly defined to encompass any device having one or more processors, which executes 20 instructions from a memory medium. The processor may be generally configured to use the output signals and any method and/or algorithm known in the art to detect the defects on the specimen.

25 [0043] **Fig. 7** is a flowchart of one embodiment of the present invention. This particular embodiment is a method comprises the step of capturing 701 a grayscale image set of the wafer by using an electronic image capture device of the inspection tool. The grayscale image set may be captured 701 by illuminating 703 at least a portion of the wafer with a blue wavelength light and capturing a first grayscale image, illuminating 705 at least a portion of the wafer with a red

wavelength light and capturing a second grayscale image, and illuminating 707 at least a portion of the wafer with a green wavelength light and capturing a third grayscale image.

[0044] The method may further comprise converting 709 the grayscale image set captured by the image capture device using an analog-to-digital converter. The method may 5 further comprise storing 711 the grayscale image set into a computer-readable memory.

[0045] The method may further comprise determining 713, using a processor in communication with the computer-readable memory, a residual signal in each of the images of the grayscale image set based on a combination of the images in the grayscale image set. The residual signal may be determined 713 by building 715, using the processor, a rigorous 10 mathematical model of defect detection using the inspection tool; determining 717 one or more model parameters, using the processor, based on a known standard grayscale image set (such as a VLSI thin film standard image set); building 721, using a processor, a model of the wafer having using the one or more model parameters, the model based on design values or previously 15 measured values (such as model parameters); predicting 723, using the model of the wafer, grayscale signals by using the model of the wafer and the rigorous mathematical model; adjusting 725 one or more parameters of the model of the wafer until a best match is found between the predicted 723 grayscale signals and measured grayscale signals from the wafer; reporting 727, using the processor, the one or more parameters corresponding to the best match 20 models as the measured sample parameters; calculating 729, using the processor, a residual signal based on differences between the predicted grayscale and measured grayscale on the wafer; and storing 731, in computer-readable memory, the calculated residual signal for future defect detection.

[0046] The method may further comprise importing 719 wafer information into the computer-readable memory, wherein the step of calculating a residual signal in each of the 25 images of the grayscale image set is further based on the imported wafer information. The wafer information may be in GDSII format. The wafer information may also be automatically imported 719 by the processor. The method may further comprise subtracting 733, using the processor, the

residual signal of each image of the grayscale image set from each image of the grayscale image set. The method may further comprise identifying 735, using the processor, a defect in the wafer based on the subtracted grayscale image set.

[0047] Although claimed subject matter will be described in terms of certain embodiments, other embodiments, including embodiments that do not provide all of the benefits and features set forth herein, are also within the scope of this disclosure. Various structural, logical, process step, and electronic changes may be made without departing from the scope of the disclosure.

[0048] Embodiments of the systems and methods disclosed herein enable quantitative monitoring of sample parameters and provide improved inspection capabilities. The system generates more reliable and measurable quantities per point on the wafer per wavelength. This increases possible applications and improves results. Extracting sample parameters from an inspection tool can aid in detection of process parameter drift, which will enable semiconductor manufacturers to take preventive or corrective action.

[0049] In some embodiments, the inspection systems described herein may be configured as “stand alone tools” or tools that are not physically coupled to a process tool. In other embodiments, the inspection systems described herein may be coupled to a process tool (not shown) by a transmission medium, which may include wired and wireless portions. The process tool may include any process tool known in the art such as a lithography tool, an etch tool, a deposition tool, a polishing tool, a plating tool, a cleaning tool, or an ion implantation tool. The process tool may be configured as a cluster tool or a number of process modules coupled by a common handler. Alternatively, the inspection systems described herein may be integrated into a process tool such as those described above. In some cases, the results of inspection performed by the systems described herein may be used to alter a parameter of a process or a process tool using a feedback control technique, a feedforward control technique and/or an in situ control technique. The parameter of the process or the process tool may be altered manually or automatically.

[0050] Embodiments of the present disclosure may allow sample parameters from an inspection tool to be extracted and process parameter drift to be detected at an early stage in order to allow preventative action. In doing so, the value of the inspection tool may be increased without significant cost.

5 [0051] Although the present disclosure has been described with respect to one or more particular embodiments, it will be understood that other embodiments of the present disclosure may be made without departing from the spirit and scope of the present disclosure. Hence, the present disclosure is deemed limited only by the appended claims and the reasonable interpretation thereof.

What is claimed is:

1. A method for identifying defects in a wafer with an inspection tool comprising:
  - capturing, using an electronic image capture device of the inspection tool, a grayscale image set of the wafer by:
    - 5 illuminating at least a portion of the wafer with a blue wavelength light and capturing a first grayscale image;
    - illuminating at least a portion of the wafer with a red wavelength light and capturing a second grayscale image; and
    - illuminating at least a portion of the wafer with a green wavelength light and capturing a 10 third grayscale image;
  - storing the grayscale image set into a computer-readable memory;
  - determining, using a processor in communication with the computer-readable memory, a residual signal in each of the images of the grayscale image set based on a combination of the images in the grayscale image set;
  - 15 subtracting, using the processor, the residual signal of each image of the grayscale image set from each image of the grayscale image set; and
  - identifying, using the processor, a defect in the wafer based on the subtracted grayscale image set.
2. The method of claim 1, wherein capturing the grayscale image set of the wafer further 20 comprises illuminating at least a portion of the wafer with a combination of blue, red, or green wavelength light and capturing one or more additional grayscale images.
3. The method of claim 1, further comprising converting the grayscale image set captured by the image capture device using an analog-to-digital converter.
4. The method of claim 1, wherein the step of determining a residual signal in each of the images 25 of the grayscale image set comprises:

building, using a processor, a rigorous mathematical model of defect detection using the inspection tool;

determining one or more model parameters, using the processor, based on a known standard grayscale image set;

5 building, using a processor, a model of the wafer having using the one or more model parameters, the model based on design values or previously measured values;

predicting, using the model of the wafer, grayscale signals by using the model of the wafer and the rigorous mathematical model;

adjusting one or more parameters of the model of the wafer until a best match is found

10 between the predicted grayscale signals and measured grayscale signals from the wafer;

reporting, using the processor, the one or more parameters corresponding to the best match models as the measured sample parameters;

calculating, using the processor, a residual signal based on differences between the predicted grayscale and measured grayscale on the wafer; and

15 storing, in computer-readable memory, the calculated residual signal for future defect detection.

5. The method of claim 4, wherein the known standard grayscale image set is a VLSI thin film standard image set.

6. The method of claim 4, wherein the variables to be measured are model parameters.

20 7. The method of claim 1, further comprising importing wafer information into the computer-readable memory, wherein the step of calculating a residual signal in each of the images of the grayscale image set is further based on the imported wafer information.

8. The method of claim 7, wherein the wafer information is in GDSII format.

9. The method of claim 7, wherein the wafer information is automatically imported by the

25 processor.

10. The method of claim 1, further comprising:

capturing, using the electronic image capture device of the inspection tool, an additional grayscale image set of a wafer after the wafer has been modified;  
determining, using the processor in communication with the computer-readable memory, a  
5 residual signal in each of the images of the additional grayscale image set based on a combination of the images in the additional grayscale image set;  
subtracting, using the processor, the residual signal of each image in the additional grayscale image set from each image in the additional grayscale image set; and  
identifying, using the processor, a defect in the wafer based on differences between the  
10 grayscale image sets.

11. An enhanced inspection tool system comprising:

a control processor;  
an electronic image capture device in electronic communication with the control processor;  
a plurality of light emitting diodes, each light emitting diode configured to emit a different  
15 wavelength of light, the plurality of light emitting diodes in electronic communication  
with the control processor;  
a computer-readable memory in electronic communication with the image capture device;  
an analysis processor in electronic communication with the computer-readable memory;  
wherein the control processor is configured to:

20 instruct the plurality of light emitting diodes to illuminate at least a portion of a wafer  
with a blue wavelength light and capture a first grayscale image;  
instruct the plurality of light emitting diodes to illuminate at least a portion of the wafer  
with a red wavelength light and capture a second grayscale image; and  
instruct the plurality of light emitting diodes to illuminate at least a portion of the wafer  
25 with a green wavelength light and capture a third grayscale image;  
instruct the electronic image capture device to capture a grayscale image set of a wafer,  
each image of the set captured while at least a portion of the wafer is illuminated by  
the plurality of light emitting diodes; and

store the grayscale image set into the computer-readable memory; and  
wherein the analysis processor is configured to:

5 determine a residual signal in each of the images of the grayscale image set retrieved  
from the computer-readable memory based on a combination of the images in the  
grayscale image set;

subtract the residual signal of each image of the grayscale image set from each image of  
the grayscale image set; and

identify a defect in the wafer based on the subtracted grayscale image set.

12. The system of claim 11, wherein the control processor is further configured to instruct the  
10 plurality of light emitting diodes to illuminate at least a portion of the wafer with a combination  
of blue, red, and green wavelength light and capture an additional grayscale image under the  
combined light.

13. The system of claim 11, further comprising an analog-to-digital converter configured to  
convert the grayscale image set for storage in the computer-readable memory.

15 14. The system of claim 11, wherein the analysis processor determines a residual signal in each  
of the images of the grayscale image set by:

building, using the analysis processor, a rigorous mathematical model of defect detection  
using the inspection tool;

determining one or more model parameters, using the analysis processor, based on a known  
20 standard grayscale image set;

building, using the analysis processor, a model of the wafer using the one or more model  
parameters, the model based on design values or previously measured values;

predicting, using the model of the wafer, grayscale signals by using the model of the wafer  
and the rigorous mathematical model;

25 adjusting one or more parameters of the model of the wafer until a best match is found  
between the predicted grayscale signals and measured grayscale signals from the wafer;

reporting, using the analysis processor, the one or more parameters corresponding to the best match models as the measured sample parameters;

calculating, using the analysis processor, a residual signal based on differences between the predicted grayscale and measured grayscale on the wafer; and

5 storing, in the computer-readable memory, the calculated residual signal for future defect detection.

15. The system of claim 11, wherein the analysis processor is further configured to import wafer information from the computer-readable memory and determine a residual signal in each of the images of the grayscale image set based on the imported wafer information.

10 16. The system of claim 15, wherein the wafer information is in GDSII format.

17. The system of claim 11, wherein the control processor is further configured to instruct the electronic image capture device to capture an additional grayscale image set of a wafer after the wafer has been modified; and wherein the analysis processor is further configured to:

determine a residual signal in each of the images of the additional grayscale image set based

15 on a combination of the images in the additional grayscale image set;

subtract the residual signal of each image in the additional grayscale image set from each image in the additional grayscale image set; and

identify a defect in the wafer based on differences between the grayscale image sets.



Fig. 1



Fig. 2  
(Prior Art)



Fig. 3c



Fig. 3b



Fig. 3a



Fig. 4a

## Correlation of new method vs. metrology



Fig. 4b



Fig. 4c



Fig. 5a



Fig. 5b



Fig. 5c



Fig. 6



Fig. 7

## INTERNATIONAL SEARCH REPORT

International application No.  
PCT/US2016/022497

## A. CLASSIFICATION OF SUBJECT MATTER

H01L 21/66(2006.01)i

According to International Patent Classification (IPC) or to both national classification and IPC

## B. FIELDS SEARCHED

Minimum documentation searched (classification system followed by classification symbols)  
H01L 21/66; G06K 9/46; G06K 9/00; G01N 21/88Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched  
Korean utility models and applications for utility models  
Japanese utility models and applications for utility modelsElectronic data base consulted during the international search (name of data base and, where practicable, search terms used)  
eKOMPASS(KIPO internal) & keywords: defect, inspection, grayscale image, RGB, wavelength

## C. DOCUMENTS CONSIDERED TO BE RELEVANT

| Category* | Citation of document, with indication, where appropriate, of the relevant passages                                   | Relevant to claim No. |
|-----------|----------------------------------------------------------------------------------------------------------------------|-----------------------|
| A         | US 2008-0285840 A1 (AKITOSHI KAWAI) 20 November 2008<br>See abstract, paragraph [0118], claim 1 and figure 5.        | 1-17                  |
| A         | US 2007-0121106 A1 (YUKIHIRO SHIBATA et al.) 31 May 2007<br>See abstract, paragraphs [0005]-[0020] and claim 1.      | 1-17                  |
| A         | US 2005-0002021 A1 (ALBERT KREH et al.) 06 January 2005<br>See abstract, paragraphs [0007]-[0042] and claim 1.       | 1-17                  |
| A         | US 2013-0271596 A1 (KLA-TENCOR CORPORATION) 17 October 2013<br>See abstract, paragraphs [0006]-[0011] and figure 3C. | 1-17                  |
| A         | US 2013-0216129 A1 (JING-WEIN WANG) 22 August 2013<br>See abstract, paragraphs [0008]-[0024] and claim 1.            | 1-17                  |

 Further documents are listed in the continuation of Box C. See patent family annex.

- \* Special categories of cited documents:
- "A" document defining the general state of the art which is not considered to be of particular relevance
- "E" earlier application or patent but published on or after the international filing date
- "L" document which may throw doubts on priority claim(s) or which is cited to establish the publication date of another citation or other special reason (as specified)
- "O" document referring to an oral disclosure, use, exhibition or other means
- "P" document published prior to the international filing date but later than the priority date claimed

- "T" later document published after the international filing date or priority date and not in conflict with the application but cited to understand the principle or theory underlying the invention
- "X" document of particular relevance; the claimed invention cannot be considered novel or cannot be considered to involve an inventive step when the document is taken alone
- "Y" document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document is combined with one or more other such documents, such combination being obvious to a person skilled in the art
- "&" document member of the same patent family

Date of the actual completion of the international search  
21 June 2016 (21.06.2016)Date of mailing of the international search report  
**21 June 2016 (21.06.2016)**Name and mailing address of the ISA/KR  
International Application Division  
Korean Intellectual Property Office  
189 Cheongsa-ro, Seo-gu, Daejeon, 35208, Republic of Korea  
Facsimile No. +82-42-481-8578Authorized officer  
CHOI, Sang Won  
Telephone No. +82-42-481-8291

**INTERNATIONAL SEARCH REPORT**

Information on patent family members

International application No.

**PCT/US2016/022497**

| Patent document cited in search report | Publication date | Patent family member(s)                                                                                                            | Publication date                                                                               |
|----------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|
| US 2008-0285840 A1                     | 20/11/2008       | CN 101346623 A<br>CN 101346623 B<br>JP 5228490 B2<br>KR 10-1338576 B1<br>KR 10-2008-0080998 A<br>TW 1399534 B<br>WO 2007-074770 A1 | 14/01/2009<br>05/09/2012<br>03/07/2013<br>06/12/2013<br>05/09/2008<br>21/06/2013<br>05/07/2007 |
| US 2007-0121106 A1                     | 31/05/2007       | JP 2007-147475 A<br>JP 4723362 B2<br>US 7826047 B2                                                                                 | 14/06/2007<br>13/07/2011<br>02/11/2010                                                         |
| US 2005-0002021 A1                     | 06/01/2005       | DE 10330003 A1<br>DE 10330003 B4<br>EP 1494017 A1<br>US 7224446 B2                                                                 | 03/02/2005<br>08/03/2007<br>05/01/2005<br>29/05/2007                                           |
| US 2013-0271596 A1                     | 17/10/2013       | EP 2836823 A1<br>EP 2836823 A4<br>JP 2015-513111 A<br>KR 10-2014-0143843 A<br>TW 201344183 A<br>WO 2013-155019 A1                  | 18/02/2015<br>30/12/2015<br>30/04/2015<br>17/12/2014<br>01/11/2013<br>17/10/2013               |
| US 2013-0216129 A1                     | 22/08/2013       | TW 201335890 A<br>TW 1502549 B<br>US 8977045 B2                                                                                    | 01/09/2013<br>01/10/2015<br>10/03/2015                                                         |