### (12) INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT) ## (19) World Intellectual Property Organization International Bureau (43) International Publication Date (10) International Publication Number WO 2013/138457 A1 19 September 2013 (19.09.2013) (51) International Patent Classification: (21) International Application Number: PCT/US2013/030852 (22) International Filing Date: H04B 1/40 (2006.01) 13 March 2013 (13.03.2013) (25) Filing Language: English (26) Publication Language: English (30) Priority Data: 61/611,327 61/653,016 15 March 2012 (15.03.2012) US 30 May 2012 (30.05.2012) US - (71) Applicant: NEWLANS, INC. [US/US]; 43 Nagog Park, Suite 215, Acton, MA 01720 (US). - (72) Inventor: GUPTA, Dev, V.; 356 Mattison Drive, Concord, MA 01742 (US). - (74) Agents: MEAGHER, Timothy, J. et al.; Hamilton, Brook, Smith & Reynolds, P.C., 530 Virginia Rd, P.O. Box 9133, Concord, MA 01742-9133 (US). - (81) Designated States (unless otherwise indicated, for every kind of national protection available): AE, AG, AL, AM, AO, AT, AU, AZ, BA, BB, BG, BH, BN, BR, BW, BY, BZ, CA, CH, CL, CN, CO, CR, CU, CZ, DE, DK, DM, DO, DZ, EC, EE, EG, ES, FI, GB, GD, GE, GH, GM, GT, HN, HR, HU, ID, IL, IN, IS, JP, KE, KG, KM, KN, KP, KR, KZ, LA, LC, LK, LR, LS, LT, LU, LY, MA, MD, ME, MG, MK, MN, MW, MX, MY, MZ, NA, NG, NI, NO, NZ, OM, PA, PE, PG, PH, PL, PT, QA, RO, RS, RU, RW, SC, SD, SE, SG, SK, SL, SM, ST, SV, SY, TH, TJ, TM, TN, TR, TT, TZ, UA, UG, US, UZ, VC, VN, ZA, ZM, ZW. (84) Designated States (unless otherwise indicated, for every kind of regional protection available): ARIPO (BW, GH, GM, KE, LR, LS, MW, MZ, NA, RW, SD, SL, SZ, TZ, UG, ZM, ZW), Eurasian (AM, AZ, BY, KG, KZ, RU, TJ, TM), European (AL, AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HR, HU, IE, IS, IT, LT, LU, LV, MC, MK, MT, NL, NO, PL, PT, RO, RS, SE, SI, SK, SM, TR), OAPI (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, ML, MR, NE, SN, TD, TG). ### **Declarations under Rule 4.17:** — of inventorship (Rule 4.17(iv)) #### Published: — with international search report (Art. 21(3)) (54) Title: SOFTWARE-DEFINED RADIO WITH BROADBAND AMPLIFIERS AND ANTENNA MATCHING (57) Abstract: Mobile phone handsets include a CMOS front end configured for operating across multiple transmit and receive frequencies. The front end typically includes multiple receivers, each covering a different band allocated for cellular service, and requires large, expensive and power-intensive A/D converters and DSPs. Front-end circuits disclosed herein operate with a broadband software-defined radio (SDR), and include a receive Low Noise Amplifier (LNA), transmit Power Amplifier (PA), and an antenna matching network. The front-end provides broadband operation using relatively low power, and minimizes noise in the received signal. - 1 - # SOFTWARE-DEFINED RADIO WITH BROADBAND AMPLIFIERS AND ANTENNA MATCHING ### **RELATED APPLICATIONS** increases power consumption and cost. This application claims the benefit of U.S. Provisional Application No. 61/611,327, filed on March 15, 2012, and U.S. Provisional Application No. 61/653,016, filed on May 30, 2012. The entire teachings of the above applications are incorporated herein by reference in its entirety as though fully set forth herein. ### **BACKGROUND** 5 10 15 20 A typical mobile phone handset includes a CMOS front end configured for operating with 3G or 4G transmit and receive frequencies. It contains four receivers, each covering a band allocated for cellular service. The two transmitters cover the corresponding bands. Beyond telecommunications transceivers, the phone typically contains separate Bluetooth, WiFi and GPS receivers, which add significantly to cost and consume a substantial amount of power. To address this problem, recently released front-end integrated circuits (ICs) include integrated GPS and WiFi transceivers. However, even with integrated receivers, front end ICs still require large, expensive and power intensive A/D converters and DSPs. Among the deficiencies of this architecture, it is not adaptive to new frequency allocations. New front end ICs must be developed to incorporate hardware changes to receiver and transmitter structures as services and frequency allocations evolve. Moreover, devices are unable to operate across different standards/geographies without redundant hardware, and adding incremental receiver and transmitter structures As high data rate services become ubiquitous, power consumption and cost will increase greatly, as the digital components required for such services are prohibitively expensive and draw down power quickly. In a market calling for efficiency and low cost, the current mobile handset architecture is pushing the technology in the opposite direction. 25 5 10 15 20 25 30 ### **SUMMARY** Example embodiments of the invention include a circuit operable as a frontend of a software-defined radio. The circuit may include a transmit path connecting a transceiver to an antenna and a receive path connecting the transceiver to the antenna, where the receive path may be coupled to the transmit path at a common node. A power amplifier (PA) may be coupled to the transmit path and may be configured to amplify a transmit signal from the transceiver and output an amplified transmit signal to the antenna. Further, a differential low noise amplifier (LNA) may be coupled to the receive path. The differential LNA may be configured to output an amplified received signal based on receipt of a received signal from the antenna and a signal corresponding to the transmit signal. In further embodiments, the signal corresponding to the transmit signal may be an equalized transmit signal. The circuit may further include a receive detector, a feedback circuit, and a controller coupled to the feedback circuit. The receive detector may be configured to detect noise at an output of the differential LNA. The feedback circuit configured to output the equalized transmit signal to the differential LNA. The controller may be configured to adjust at least one of a gain and a phase of the equalized transmit signal based on an output of the receive detector. The circuit may further include a transmit detector, which is configured to detect the transmit signal, where the controller adjusts at least one of the gain and the phase of the equalized transmit signal based on the output of the transmit detector. A preamplifier may also be coupled to the transmit path, the transmit detector being coupled to the transmit path between the pre-amplifier and the PA. In still further embodiments, the differential LNA may operate to cancel a component of the received signal corresponding to the transmit signal, resulting in the amplified received signal being absent of noise corresponding to the transmit signal. The LNA may also operate in a common-mode rejection mode, and may comprise a plurality of amplifiers configured in a parallel cascade. In yet still further embodiments, the PA may comprise a pre-amplifier, a plurality of amplifier stages configured in parallel, a plurality of baluns, and an impedence transformer. Each amplifier stage may receive an output of the pre- 5 10 15 25 amplifier, and each balun may be a current-mode balun coupled to an output of a respective one of the plurality of amplifier stages. The impedance transformer may be configured to receive a combined output of each of the baluns, the impedance transformer outputting the amplified transmit signal. In further embodiments, the circuit may include an antenna matching network coupled to the transmit path, the antenna matching network operating to cancel, from the amplified transmit signal, a reactive component of an impedance of the antenna. The network may adjust a power of the amplified transmit signal based on the reactive component of the impedance of the antenna. The network may further include first and second controllers, where the first controller adjusts a variable resistor based on the transmit signal, the variable resistor being coupled to the transmit path prior to the PA. The second controller may adjust a reactive tank based on the amplified transmit signal, the reactive tank being coupled to the transmit path between the PA and the antenna. The reactive tank may include at least one element having at least one of an adjustable capacitance and an adjustable impedance. In further embodiments, a conductive channel comprises the common mode and portions of the transmit and receive path coupling the PA and LNA, the conductive channel having a length configured to minimize a reflection of the received signal. # 20 BRIEF DESCRIPTION OF THE DRAWINGS The foregoing will be apparent from the following more particular description of example embodiments of the invention, as illustrated in the accompanying drawings and appended slides in which like reference characters refer to the same parts throughout the different views. The drawings are not necessarily to scale, emphasis instead being placed upon illustrating embodiments of the present invention. - FIG. 1 is a block diagram of a prior art radio-frequency (RF) front-end. - FIG. 2 is a block diagram of an RF front-end including an echo canceller and circulator. FIG. 3 is a block diagram of a software-defined radio (SDR) RF front-end in one embodiment of the invention. - 4 - FIG. 4 is a block diagram of a power amplifier in one embodiment of the invention. FIGs. 5A-5B are block diagrams of antenna-matching networks in one embodiment of the invention. FIG. 6 is a block diagram of a SDR front-end in which embodiments of the present invention may be incorporated. ### 10 DETAILED DESCRIPTION 5 15 20 25 30 A description of example embodiments of the invention follows. The teachings of all patents, published applications and references cited herein are incorporated by reference in their entirety. Embodiments of the present invention may be implemented in a broadband software-defined radio (SDR). The SDR may include a radio-frequency (RF) frontend portion and a transceiver portion. The RF front-end, in example embodiments described below, includes a receive Low Noise Amplifier (LNA), transmit Power Amplifier (PA), and an antenna matching network. The transceiver may be coupled to the RF front-end and performs up-conversion and filtering of transmit signals, as well as filtering and down-conversion of received signals. Fig. 1 is a block diagram of a radio-frequency (RF) front-end 200 as known in the art. The front-end 200 includes a plurality of PAs for transmitting signals to an antenna, and an LNA for receiving signals from the antenna. A duplexer switching network connects the PAs and LNA to the antenna, enables switching among the PAs, and isolated the PAs from the LNA. Because no individual one of the PAs is able to operate over a broad frequency range (i.e., broadband operation, such as a 700 MHz – 2.7 GHz range present in the long-term evolution (LTE) standard), several PAs must be included, and a duplexing switch is required to select among the PAs for a given bandwidth. The duplexer switching network causes 2-4 dB of loss at both the transmit and receive chains. As a result of this loss, the LNA receives a signal with substantially less (e.g., half) power, and the transmit PA must apply substantially more power (e.g., double) to the output signal toward the antenna. 5 10 15 20 25 30 - 5 - Fig. 2 is a block diagram of an RF front-end 210 including an echo canceller and circulator. In contrast to the RF front-end 200 of Fig. 1, the front-end 210 includes a broadband echo-canceling filter, such as a continuous-time FIR transversal filter. This filter could be tuned under software control to cancel transmit echoes. Further, the duplexer switching network is replaced with a broadband circulator or balanced hybrid, providing greater Tx/Rx isolation on the order of 20 dB or less. This replacement may be possible due to the use of a broadband PA in place of a plurality of narrow-band PAs. An example broadband PA is described below with reference to Fig. 4. However, the front-end 210 is still susceptible to 3 dB loss, through the circulator, at both the transmit and receive chains. Fig. 3 is a block diagram of a software-defined radio (SDR) RF front-end 300 in one embodiment of the invention. The front-end 300 is coupled to a transceiver 310 and facilitates transmission and reception of signals to and from an antenna 390. A PA 350 in the transmission path from the transceiver 310 amplifies transmit signals toward the antenna 390, while a differential LNA 320 amplifies received signals from the antenna 390 on the receive path toward the transceiver 310. The RF front-end 300 overcomes problems exhibited by the front-ends 200, 210 described above through a number of features. In particular, 1) the LNA 320 may be configured to provide broadband operation and echo cancellation, 2) the PA 350 is configured to operate over a broad frequency range, and 3) an antennamatching network 360 maximizes power transfer between the PA 350 and antenna 390. As a result, a duplexer switching network or circulator/balanced hybrid may be omitted, and only a single PA is required. Elimination of a circulator is also enabled by configuring a short transmission line between the transmit and receive chains, so as not to cause a reflection of the RF signal. Each of the above features is described in further detail below. 5 10 15 20 25 30 - 6 - The LNA 320 employs echo cancelation via a variable gain and group delay equalizer 321 (or feedback circuit), which cancels the transmit signal from the LNA 320 output by feeding its equalized version to the negative terminal of the LNA 320. Thus, the common mode rejection ratio (CMRR) of the differential LNA 320 prevents the high transmit signal from reach the output of the LNA 320, while the receive signal, being differential, is amplified by the gain of the LNA 320. Noise from the PA 350 is also cancelled in this process, and thus the effective noise figure (NF) of the receiver path is well-maintained. The gain and group delay of the equalizer 321 are control of the microprocessor 324, and are adjusted until the power is minimized. To provide this adjustment, a detector 320 detects the LNA 320 output and forwards it to the microprocessor 324 via an analog-to-digital converter (ADC) 323, with values adjusted until a minimum is achieved (following toggling around the minimum). The microprocessor 324 may also control the equalizer 321 based on a pre-amplified transmit signal from the transceiver 310 prior to amplification by the PA 350, as provided by a detector 325 and ADC 326. As a result, transmit noise cancelation may also be achieved. The LNA 320 may be configured having a distributed structure to enable the transmitted and power amplified signal at the receiver to become common-mode. For example, the LNA 320 may be structured as a parallel cascade of N individual LNAs of lower power ("LNTs," not shown) to form a summing LNA. The received signal from the antenna 390 may be divided into N voltage-scaled signals prior to input to the LNA 320, each scaled signal being fed to an LNT. The outputs of the LNTs may then be summed to provide a single differential output signal to the detector 322. Each LNT may therefore provide a respective rail-to-rail common mode range. The LNTs have a high common-mode rejection ratio (CMRR), low noise (e.g., less than 3 dB), and operate to cancel transmit leak as well as any noise put out by the pre-amplifier (located at the transceiver 310 or in the transmit path prior to the PA 350). By summing the outputs of the LNTs, the LNA 320 provides an output having an amplified received signal with echo cancellation and minimal noise from the transmit path. - 7 - Fig. 4 is a block diagram of a power amplifier (PA) 100, which may be implemented as the PA 350 in the RF front-end 300 of Fig. 3. Medium power (~1W) power amplifiers for handset applications have so far been dominated by GaAs semiconductor technology, due to superior high frequency operation and power handling capability of GaAs (III-V) semiconductors. However, due to the nature of these devices and its fabrication technology, only N-type devices can be built. This limitation has meant that only simple single-ended amplifier structures can be built using this technology. In addition, amplifier structures built using GaAs technology have input and output impedances that contain large reactive components, which require a matching circuit to present a real impedance (e.g., 50 ohm) to the outside world. These matching circuits are typically narrow band structures, which are insufficient for broadband applications. 5 10 15 20 25 30 CMOS technology advancements at smaller semiconductor nodes have increased the maximum operating frequency of the devices to be useful as amplifiers at the RF/Cellular frequency range, but this improvement has come at the limitation of maximum output voltage and power available per device. For example, to generate a 250mW RF signal into a 50 ohm load requires devices capable of generating > 3.5V rms. This requirement is higher than what can be generated from submicron CMOS processes. For example, a 65nm GP node at TSMC (a semiconductor foundry) is capable of producing 65nm 1.2V devices with very high frequency performance, but a limited output voltage. Larger, 280nm devices having higher voltage capability of 2.5V can also be built, but such devices suffer from degraded high frequency performance. While 3.3V devices can be employed, even though such devices are incapable of generating the output power required for the aforementioned application. Therefore, although existing devices may be capable of broadband amplification, the power output of such devices may not be acceptable in handset RF front-end applications. Previous applications have employed techniques such as a distributed active transformer (DAT), which combines the output power of multiple devices to generate the required output power. Such power amplifiers typically use "voltage" 5 10 15 20 25 30 amplifiers as building blocks and used tranformers (DAT being one implementation) to generate an output signal. - 8 - The PA 100 of Fig. 4, in contrast, may be considered to operate as a "current" mode power amplifier. The PA 100 is configured to amplify an input signal 120 and generate the required amount of power into a load impedance, such as a 50 ohm antenna 110. The amplifier 100 may include a pre-amplifier/driver 130, one or more current mode power amplifier stages built from operational transconductance amplifiers (OTAs) 140, one or more current mode baluns (e.g., "Guanella baluns") 150, the outputs of which are summed at a node 160, and an impedance transformer 170 that matches the PA 100 output impedance to that of the load $Z_{\rm L}$ of the antenna 110. Each of the power amplifier stages 141, 142, etc. may be a low voltage (e.g., 3.3V) OTA capable of outputting a fraction of the required output current (i.e. a fraction of the total required power at a voltage of, say, Va). A number of PA stages 141, 142 may be included as needed to generate the required total power, each providing a balanced/differential current output. A balun stage 150 is used to convert the balanced current outputs to an unbalanced output current. Each balun 151, 152, etc. may operate in current mode. The unbalanced currents 161, 162, etc. from the balun are summed together at a current summing node 160. Guanella baluns indicate wide frequency range of operation making them suitable for wideband applications such as this. Although typical Guanella baluns may have a 1:1 impedance ratio between balanced and unbalanced ends but can also be designed for other fixed ratios, say 1:4, as shown in the figures (above). The differential output impedance of each PA section (Z<sub>a</sub>) is thus transformed to a singled ended current output stage with an impedance (Z180). As described earlier, all the current outputs which are similarly converted to singled ended output currents (i161, i162 etc) are summed together at the summing node 160. The effective impedance at the combined output Z190 is therefore a fraction of the individual impedances at each balun 150 output. Current-mode baluns may also provide a measure of isolation between the summing node 160 and the outputs of the PA stage 140, which is beneficial in isolating the PAs 140 from the load and from one another. 5 10 15 20 25 30 This output impedance Z180 of the current-mode PA may then be adjusted to the required antenna impedance (100 $Z_L$ ) by an impedance transformer 170 (the voltage at the antenna being $V_L$ ). The impedance transformer 170 can be wideband (e.g., covering a 2-octave range of 700MHz to 2800MHz) using transmission line structures. Alternatively, wideband impedance-transforming structures based on a current-mode or Guanella balun can also be substituted. The broadband PA 100 therefore covers a wide frequency band of operation (e.g., cellular bands between 700MHz and 2700MHz), and overcomes the limited power/voltage output capability of submicron CMOS processes by utilizing a current mode of operation. In a specific example, the output impedance of each PA stage $Z_a$ < the antenna load impedance $Z_L$ and $V_a$ < $V_L$ . Figs. 5A-B are block diagrams of antenna-matching networks in one embodiment of the invention. Fig. 5A shows a simplified block diagram of a an antenna-matching network 501, while Fig. 5B is a circuit diagram of a specific implementation of the antenna-matching network 501. One goal of an antenna matching network is to maximize transfer of power from the power amplifier to the antenna. Referring to Fig. 5A, the antenna impedance $Z_0$ varies in time and, therefore, the task of the antenna matching network 501 is to provide a dynamic impedance matching the power amplifier and antenna over time. Typical matching circuits employ banks of reactive elements that are switched in or out by a switch, which is constructed from solid state or MEMS devices. Such architectures have difficulties relating to narrow bandwidth, high insertion loss and high voltage. Turning to Fig. 5B, the antenna-matching network 501 operates to: 1) cancel the reactive component of the antenna impedance, $Z_L$ 590, in real time and over broad bandwidth; and 2) adjust the transmit power such that required power delivered to the real components of $Z_L$ 590 is equal to the power that would have been delivered had Re[ $Z_L$ ] been equal to a pre-defined ideal value (e.g., 50 $\Omega$ ). The value of resistor $R_1$ may be chosen to be small when compared to $Re[Z_L]$ . The voltage Vi is therefore a measure of the current from the power amplifier (PA) 550. Voltage $V_L$ ' = $\alpha V_L$ is a measure of the voltage across the load $Z_L$ . the phase of which is detected by the phase detector 563. Thus, control system 1 5 10 15 20 25 30 562, via the DAC 564, tunes the reactive tank 560 until $V_i$ and $V_L$ are in phase (i.e. there is reactive power). At this point, the reactance of the load is cancelled by the reactance of the tank. As the power amplifier 550 is putting out real power, it is going into the $Re[Z_L]$ part of the load because the reactive tank 560 and the load's reactance cannot consume real power. - 10 - The output voltage of the detector 573 is proportional to the power into the power amplifier. Control System 2 572 measures this power with the power into the load, which is obtained from $V_L$ (voltage across the load) and $V_i$ (measure of the current into the load). Control System 2 572, via the DAC 574, adjusts the broadband variable attenuator 570 until the power into the Re[ $Z_L$ ] is equal to the power that would have been delivered into a pre-defined ideal resistance (normally 50 $\Omega$ ). The disclosed transmit and receive filtering and up and down conversion are implemented through the method defined within U.S. Patent Application No. 13/175,260, the entirety of which is incorporated herein by reference. This disclosure defines post-LNA receive filtering and pre-PA transmit filtering using WiSP technology, as well as methods for up-conversion and down-conversion. Optionally, the WiSP anti-aliasing filters defined can precede up-conversion and follow down-conversion. Fig. 6 is a block diagram of a SDR front-end in which embodiments of the present invention may be incorporated. The front end may be implemented on a CMOS and SiGe device for low transmit power levels. For high transmit power levels, some components may be located off-chip. Embodiments of the SDR front end can be configured for use in a software defined radio, a spectrum analyzer, an early warning radar system, or in any other application where wideband filtering and signal processing is required. Other embodiments can be used in handsets for cellular telephone use. Operation of the front end is described below. In the transmit path, an anti-aliasing filter 1 receives an input signal from a digital-to-analog converter (DAC) or I/Q DACSs (not shown). The output from the anti-aliasing filter drives an up-converter mixer 3 where the local oscillator frequency is provided by a frequency synthesizer 2. A programmable band pass - 11 - filter 4 rejects unwanted sideband and harmonic content from the output of the upconverter 3. The passband characteristics of this filter can be changed under software control such that it offers low loss insertion loss to the transmit frequency, which is determined by the synthesizer 2. The output of the bandpass filter 4 drives an amplifier driver 5, which typically operates in the linear region and, therefore, does not contribute to the spectral regrowth or non-linearization of the amplifier driver. The output from the amplifier driver 5 drives the power amplifier 7, which may be implemented as a component external to the front end. 5 10 15 20 25 In the receive path, a low noise amplifier 13 is a wide band device that operates across the operating range of the SDR front end. A programmable bandpass filter 14 further reduces the bandwidth of the incoming signal to the channel bandwidth of the desired receive signal. A downconverter mixer 15 downconverts the incoming RF signal from the low noise amplifier 13 to base band. The local oscillator frequency is provided by the synthesizer 2. The programmable antialiasing filter 16 is a low pass filter, the filter transfer characteristics of which can be changed under software control based on data rate and presence of interferer in the base band. The filter 16 is provided to maximize the sensitivity of the analog-to-digital converter. The architecture and operation of the components of the SDR front end of Fig. 6 are described in further detail in PCT Application PCT/US2011/024542, the entirety of which is incorporated herein by reference. While this invention has been particularly shown and described with references to example embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made therein without departing from the scope of the invention. WO 2013/138457 PCT/US2013/030852 # - 12 - **CLAIMS** ### What is claimed is: | 1 | Α | circuit | comprising: | |----|---------------------|---------|-------------| | ı. | $\boldsymbol{\Box}$ | Circuit | comprising. | 5 a transmit path connecting a transceiver to an antenna; a receive path connecting the transceiver to the antenna, the receive path coupled to the transmit path at a common node; a power amplifier (PA) coupled to the transmit path, the PA configured to amplify a transmit signal from the transceiver and output an amplified transmit signal to the antenna; and a differential low noise amplifier (LNA) coupled to the receive path, the differential LNA configured to receive a received signal from the antenna and a signal corresponding to the transmit signal, the differential LNA outputting an amplified received signal. 15 10 2. The circuit of claim 1, wherein the signal corresponding to the transmit signal is an equalized transmit signal, and further comprising: a receive detector configured to detect noise at an output of the differential LNA; 20 a feedback circuit configured to output the equalized transmit signal to the differential LNA; and a controller coupled to the feedback circuit, the controller configured to adjust at least one of a gain and a phase of the equalized transmit signal based on an output of the receive detector. 25 3. The circuit of claim 2, further comprising a transmit detector configured to detect the transmit signal, the controller further configured to adjust at least one of the gain and the phase of the equalized transmit signal based on the output of the transmit detector. - 13 - - 4. The circuit of claim 3, further comprising a pre-amplifier coupled to the transmit path, the transmit detector being coupled to the transmit path between the pre-amplifier and the PA. - 5 5. The circuit of claim 1, wherein the differential LNA is further configured to cancel a component of the received signal corresponding to the transmit signal. - 6. The circuit of claim 5, wherein the amplified received signal is absent of noise corresponding to the transmit signal. - 7. The circuit of claim 1, wherein the differential LNA operates in a common-mode rejection mode. - 15 8. The circuit of claim 1, wherein the LNA comprises a plurality of amplifiers configured in a parallel cascade. - 9. The circuit of claim 1, wherein the PA further comprises: - a pre-amplifier; 30 - a plurality of amplifier stages configured in parallel, each of the amplifier stages receiving an output of the pre-amplifier; - a plurality of baluns, each balun coupled to an output of a respective one of the plurality of amplifier stages; and - an impedance transformer configured to receive a combined output of each of the baluns, the impedance transformer outputting the amplified transmit signal. - 10. The circuit of claim 9, wherein the plurality of baluns are current-mode baluns. 11. The circuit of claim 1, further comprising an antenna matching network coupled to the transmit path, the antenna matching network configured to cancel, from the amplified transmit signal, a reactive component of an impedance of the antenna. 5 15 20 25 - 12. The circuit of claim 11, wherein the antenna matching network is further configured to adjust a power of the amplified transmit signal based on the reactive component of the impedance of the antenna. - 10 13. The circuit of claim 11, wherein the antenna matching network comprises: - a first controller configured to adjust a variable resistor based on the transmit signal, the variable resistor being coupled to the transmit path prior to the PA; and - a second controller configured to adjust a reactive tank based on the amplified transmit signal, the reactive tank being coupled to the transmit path between the PA and the antenna. - 14. The circuit of claim 13, wherein the reactive tank includes at least one element having at least one of an adjustable capacitance and an adjustable impedance. - 15. The circuit of claim 1, wherein a conductive channel comprises the common mode and portions of the transmit and receive path coupling the PA and LNA, the conductive channel having a length configured to minimize a reflection of the received signal. FIG. 1 (PRIOR ART) International application No. **PCT/US2013/030852** ### A. CLASSIFICATION OF SUBJECT MATTER H04B 1/40(2006.01)i According to International Patent Classification (IPC) or to both national classification and IPC ### B. FIELDS SEARCHED Minimum documentation searched (classification system followed by classification symbols) H04B 1/40; H04Q 7/24; H04B 7/00; H03F 3/16; H04Q 1/00; H04B 7/212; H04L 27/20 Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched Korean utility models and applications for utility models Japanese utility models and applications for utility models Electronic data base consulted during the international search (name of data base and, where practicable, search terms used) eKOMPASS(KIPO internal) & Keywords: SDR, PA, LNA, detector, and antenna ### C. DOCUMENTS CONSIDERED TO BE RELEVANT | Category* | Citation of document, with indication, where appropriate, of the relevant passages | Relevant to claim No. | |-----------|----------------------------------------------------------------------------------------------------------------------|-----------------------| | X | US 2010-0329234 A1 (RAHIM AKBARI, GRAZ) 30 December 2010<br>See paragraphs [0011]-[0013],[0032]-[0035] and figure 1. | 1 | | A | See paragraphs [0011] [0010],[0002] [0000] and Figure 1. | 2-15 | | A | US 2009-0141829 A1 (FEHER, KAMILO) 04 June 2009<br>See paragraphs [0002]-[0009] and figure 1A. | 1-15 | | A | US 2010-0008338 A1 (TSFATI et al.) 14 January 2010<br>See paragraphs [0028]-[0037] and figure 2. | 1-15 | | A | US 7269144 B2 (GARDENFORS et al.) 11 September 2007<br>See column 1, line 45-column2, line 62 and figure 5. | 1-15 | | A | US 2010-0182090 A1 (YANG et al.) 22 July 2010<br>See paragraphs [0002]-[0009] and figure 2. | 1-15 | | | | | | | | | | L | Further documents are listed in the continuation of Box C. | |---|------------------------------------------------------------| |---|------------------------------------------------------------| See patent family annex. - \* Special categories of cited documents: - "A" document defining the general state of the art which is not considered to be of particular relevance - "E" earlier application or patent but published on or after the international filing date - "L" document which may throw doubts on priority claim(s) or which is cited to establish the publication date of citation or other special reason (as specified) - "O" document referring to an oral disclosure, use, exhibition or other - "P" document published prior to the international filing date but later than the priority date claimed - "T" later document published after the international filing date or priority date and not in conflict with the application but cited to understand the principle or theory underlying the invention - "X" document of particular relevance; the claimed invention cannot be considered novel or cannot be considered to involve an inventive step when the document is taken alone - "Y" document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document is combined with one or more other such documents, such combination being obvious to a person skilled in the art - "&" document member of the same patent family Date of the actual completion of the international search 25 June 2013 (25.06.2013) Date of mailing of the international search report 27 June 2013 (27.06.2013) Name and mailing address of the ISA/KR Korean Intellectual Property Office 189 Cheongsa-ro, Seo-gu, Daejeon Metropolitan City, 302-701, Republic of Korea Facsimile No. 82-42-472-7140 Authorized officer SONG, Ho Keun Telephone No. 82-42-481-5580 # INTERNATIONAL SEARCH REPORT Information on patent family members International application No. # PCT/US2013/030852 | Patent document cited in search report | Publication date | Patent family member(s) | Publication<br>date | |----------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | US 2010-0329234 A1 | 30.12.2010 | CA 2713385 A1<br>CN 101971512 A<br>DE 102008000473 A1<br>EP 2248273 A1<br>JP 2011-514764 A<br>KR 10-2010-0116700 A<br>WO 2009-106403 A1 | 03.09.2009<br>09.02.2011<br>03.09.2009<br>10.11.2010<br>06.05.2011<br>01.11.2010<br>03.09.2009 | | US 2009-0141829 A1 | 04.06.2009 | AU 1999-57964 A1 AU 1999-63822 A1 AU 2005-202430 A1 AU 2005-250448 A1 AU 2005-250448 B2 AU 2005-250448 B2 CA 2341883 A1 CN 1961120 A EP 1104604 A1 EP 1110356 A1 EP 1766143 B1 US 2003-0048834 A1 US 2004-0196923 A1 US 2004-0196923 A1 US 2005-0185699 A1 US 2005-0185699 A1 US 2006-0083320 A1 US 2006-0146913 A1 US 2006-0191526 A1 US 2006-025722 A1 US 2006-0274838 A1 US 2007-0036203 A1 US 2007-0053471 A1 US 2007-0053472 A1 US 2007-0221189 A1 US 2008-031126 A1 US 2008-031310 A1 US 2008-0219362 | 21.03.2000<br>06.03.2000<br>22.12.2005<br>17.12.2009<br>15.12.2005<br>19.02.2009<br>09.03.2000<br>09.05.2007<br>06.06.2001<br>27.06.2001<br>28.03.2007<br>12.09.2012<br>13.03.2003<br>07.10.2004<br>21.10.2004<br>11.08.2005<br>25.08.2005<br>08.12.2005<br>20.04.2006<br>06.07.2006<br>31.08.2006<br>12.10.2006<br>07.12.2006<br>07.12.2006<br>15.02.2007<br>08.03.2007<br>08.03.2007<br>27.09.2007<br>07.02.2008<br>06.03.2008<br>06.03.2008<br>06.03.2008<br>06.03.2008<br>11.09.2008<br>11.09.2008<br>11.09.2008<br>11.09.2008<br>11.09.2008<br>11.09.2008<br>11.09.2008<br>11.09.2008<br>11.09.2006<br>07.11.2006 | # INTERNATIONAL SEARCH REPORT Information on patent family members International application No. PCT/US2013/030852 | Patent document cited in search report | Publication<br>date | Patent family member(s) | Publication date | |----------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | US 7163010 B2 US 7258115 B2 US 7376180 B2 US 7415066 B2 US 7418028 B2 US 7426248 B2 US 7440488 B2 US 7450628 B2 US 7457385 B2 US 7483492 B2 US 7545883 B2 US 7555054 B2 | 16.01.2007<br>21.08.2007<br>20.05.2008<br>19.08.2008<br>26.08.2008<br>16.09.2008<br>21.10.2008<br>11.11.2008<br>25.11.2008<br>27.01.2009<br>09.06.2009<br>30.06.2009 | | | | US 7558313 B2<br>US 7593481 B2<br>US 7738608 B2<br>US 7757683 B2<br>US 7961815 B2<br>US 8276578 B2<br>WO 2005-118963 A2 | 07.07.2009<br>22.09.2009<br>15.06.2010<br>20.07.2010<br>14.06.2011<br>02.10.2012<br>15.12.2005 | | US 2010-0008338 A1 | 14.01.2010 | None | | | US 7269144 B2 | 11.09.2007 | AU 1998-61286 B2 CN 1248357 A0 EP 0962061 A1 EP 0962061 B1 EP 1524776 A2 EP 1524776 A3 EP 1524776 B1 EP 1524777 A2 EP 1524777 A3 EP 1524777 A8 JP 2001-513952 A JP 2008-178135 A KR 10-0683993 B1 US 2004-0192223 A1 US 2004-0198299 A1 US 2004-0198299 A1 US 2006-0062165 A1 US 2009-0268643 A1 US 6477148 B1 US 6633550 B1 US 7068171 B2 US 7580683 B2 US 8005439 B2 | 08.02.2001 22.03.2000 19.01.2005 06.02.2013 20.04.2005 21.09.2005 03.08.2005 06.02.2013 20.04.2005 21.09.2005 03.08.2005 04.09.2001 31.07.2008 20.02.2007 30.09.2004 07.10.2004 16.06.2005 23.03.2006 29.10.2009 05.11.2002 14.10.2003 27.06.2006 12.12.2006 25.08.2009 23.08.2011 | | US 2010-0182090 A1 | 22.07.2010 | CN 102282762 A | 14.12.2011 | # INTERNATIONAL SEARCH REPORT Information on patent family members International application No. PCT/US2013/030852 | | | | C17052013/030032 | |----------------------------------------|------------------|------------------------------------------------------------------------------------------|----------------------------------------| | Patent document cited in search report | Publication date | Patent family member(s) | Publication date | | | | JP 2012-515500 A<br>JP 5161374 B2<br>TW 201029317 A<br>US 7911269 B2<br>WO 2010-082949 A | 13.03.2013<br>01.08.2010<br>22.03.2011 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |