#### (19) World Intellectual Property Organization International Bureau (43) International Publication Date 3 February 2005 (03.02.2005) **PCT** # (10) International Publication Number WO 2005/011123 A3 (51) International Patent Classification<sup>7</sup>: H03M 1/06 (21) International Application Number: PCT/US2004/023313 (22) International Filing Date: 19 July 2004 (19.07.2004) (25) Filing Language: English (26) Publication Language: English (30) Priority Data: 60/488,149 17 July 2003 (17.07.2003) US 10/884,106 2 July 2004 (02.07.2004) US (71) Applicant (for all designated States except US): MASS-ACHUSETTS INSTITUTE OF TECHNOLOGY [US/US]; 77 Massachusetts Avenue, Cambridge, MA 02139 (US). - (72) Inventors; and - (75) Inventors/Applicants (for US only): SARPESHKAR, Rahul [IN/US]; 10 Cornell Street, Arlington, MA 02474 (US). **SIT, Ji-Jon** [SG/US]; 75 Cambridge Parkway, WID05, Cambridge, MA 02142 (US). - (74) Agents: CONNORS, Matthew, E. et al.; Gauthier & Connors LLP, 225 Franklin Street, Suite 3300, Boston, MA 02110 (US). - (81) Designated States (unless otherwise indicated, for every kind of national protection available): AE, AG, AL, AM, AT, AU, AZ, BA, BB, BG, BR, BW, BY, BZ, CA, CH, CN, CO, CR, CU, CZ, DE, DK, DM, DZ, EC, EE, EG, ES, FI, GB, GD, GE, GH, GM, HR, HU, ID, IL, IN, IS, JP, KE, KG, KP, KR, KZ, LC, LK, LR, LS, LT, LU, LV, MA, MD, MG, MK, MN, MW, MX, MZ, NA, NI, NO, NZ, OM, PG, PH, PL, PT, RO, RU, SC, SD, SE, SG, SK, SL, SY, TJ, TM, TN, TR, TT, TZ, UA, UG, US, UZ, VC, VN, YU, ZA, ZM, ZW. - (84) Designated States (unless otherwise indicated, for every kind of regional protection available): ARIPO (BW, GH, GM, KE, LS, MW, MZ, NA, SD, SL, SZ, TZ, UG, ZM, ZW), Eurasian (AM, AZ, BY, KG, KZ, MD, RU, TJ, TM), European (AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HU, IE, IT, LU, MC, NL, PL, PT, RO, SE, SI, [Continued on next page] (54) Title: MICROPOWER LOGARITHMIC ANALOG TO DIGITAL CONVERSION SYSTEM AND METHOD WITH OFF-SET AND TEMPERATURE COMPENSATION (57) Abstract: A logarithmic analog-to-digital converter system is disclosed. The system includes a transconductor for receiving an input signal and for producing a transconductor output signal at a transconductor output, a logarithmic circuit unit that is coupled to an input of the transconductor, a comparator amplifier for receiving the transconductor output signal and for producing a comparator amplifier output signal at a comparator amplifier output, and an integrating capacitor coupled to the transconductor output signal. # WO 2005/011123 A3 SK, TR), OAPI (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, ML, MR, NE, SN, TD, TG). For two-letter codes and other abbreviations, refer to the "Guidance Notes on Codes and Abbreviations" appearing at the beginning of each regular issue of the PCT Gazette. #### Published: - with international search report - before the expiration of the time limit for amending the claims and to be republished in the event of receipt of amendments - (88) Date of publication of the international search report: 14 April 2005 Internation No PCT/US2004/023313 A. CLASSIFICATION OF SUBJECT MATTER IPC 7 H03M1/06 According to International Patent Classification (IPC) or to both national classification and IPC #### B. FIELDS SEARCHED $\begin{array}{ccc} \text{Minimum documentation searched (classification system followed by classification symbols)} \\ \text{IPC} & 7 & \text{H03M} \end{array}$ Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched | • | ata base consulted during the international search (name of dai | ta base and, where practical, search terms used | ) | |----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | E40-11 | ternal, WPI Data, COMPENDEX | | | | C. DOCUM | ENTS CONSIDERED TO BE RELEVANT | | | | Category ° | Citation of document, with indication, where appropriate, of the | e relevant passages | Relevant to claim No. | | Х,Р | SIT J.J, SARPESHKAR R.: "A Mi<br>Logarithmic A/D with offset an<br>Temperature Compensation"<br>IEEE JOURNAL OF SOLID-STATE CI<br>vol. 39, no. 2, February 2004<br>pages 308-319, XP002313182<br>the whole document | d<br>RCUITS, | 1-33 | | Х | CANTARANO S ET AL: "LOGARITHM<br>ANALOG-TO-DIGITAL CONVERTERS:<br>IEEE TRANSACTIONS ON INSTRUMEN<br>MEASUREMENT, IEEE INC. NEW YOR<br>vol. IM-22, no. 3,<br>1 September 1973 (1973-09-01),<br>201-213, XP000676103<br>ISSN: 0018-9456 | A SURVEY"<br>TATION AND<br>K, US, | 1 | | Y | figure 3 | -/ | 2-33 | | χ Furti | ner documents are listed in the continuation of box C. | χ Patent family members are listed i | n annex. | | "A" docume consid "E" earlier of filing of "L" docume which citation "O" docume other r "P" docume | ent defining the general state of the art which is not lered to be of particular relevance document but published on or after the international late ent which may throw doubts on priority claim(s) or is cited to establish the publication date of another n or other special reason (as specified) ent referring to an oral disclosure, use, exhibition or means ent published prior to the international filing date but nan the priority date claimed | <ul> <li>"T" later document published after the inte or priority date and not in conflict with cited to understand the principle or the invention</li> <li>"X" document of particular relevance; the cannot be considered novel or cannot involve an inventive step when the do</li> <li>"Y" document of particular relevance; the cannot be considered to involve an inventive and the considered to involve an inventive action of the combined with one or moments, such combination being obvious in the art.</li> <li>"&amp;" document member of the same patent</li> </ul> | the application but cory underlying the laimed invention be considered to cument is taken alone laimed invention ventive step when the ore other such docuus to a person skilled | | Date of the | actual completion of the international search | Date of mailing of the international sea | rch report | | 2 | 7 January 2005 | 08/02/2005 | | | Name and r | nailing address of the ISA European Patent Office, P.B. 5818 Patentlaan 2 NL – 2280 HV Rijswijk Tel. (+31–70) 340–2040, Tx. 31 651 epo nl, Fax: (+31–70) 340–3016 | Authorized officer Müller, U | | | C.(Continuation) DOCUMENTS CONSIDERED TO BE RELEVANT | | | | | | | | | |------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--|--|--|--|--|--| | Category ° | Citation of document, with indication, where appropriate, of the relevant passages | Relevant to claim No. | | | | | | | | X | JI_JON SIT: "A Low-power analog logarithmic map circuit with offset and temperature compensation for use in bionic ears" INTERNET ARTICLE, 'Online! September 2002 (2002-09), XP002313184 Retrieved from the Internet: URL:/theses.mit.edu/Dienst/UI/2.0/Query/?boolean=and&author=ji-jon+sit&title=&abstract=&authority=0018.mit.etheses&authority=0018.mit.theses&name> 'retrieved on 2005-01-12! abstract; figures 17,23,66 | 1,3-15,<br>17-22,<br>24-33 | | | | | | | | Υ | US 5 699 004 A (PICCIOTTO CARL E) 16 December 1997 (1997-12-16) figure 5 | 1–33 | | | | | | | | Υ | US 5 652 586 A (CHUH THOMAS Y ET AL) 29 July 1997 (1997-07-29) figure 5 | 1-33 | | | | | | | | Υ | ENZ C C ET AL: "CMOS low-power analog circuit design" CONFERENCE PROCEEDINGS ARTICLE, 1996, pages 79-133, XP010164710 paragraph '1.2.2.1! | 1-33 | | | | | | | | Y | ANONYMOUS: "The Integrated A/D Converters (ICL7135)" INTERNET ARTICLE, 'Online! 1999, XP002313185 INTERSIL Retrieved from the Internet: URL:http://www.intersil.com/data/an/an017. pdf> abstract; figures 3,5 | 1-33 | | | | | | | | X | SARPESHKAR R ET AL: "A LOW-POWER WIDE-DYNAMIC-RANGE ANALOG VLSI COCHLEA" ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, DORDRECHT, NL, vol. 16, August 1998 (1998-08), pages 245-274, XP000864140 paragraph '02.1!; figure 1 | 12,13 | | | | | | | | Υ | TOUMAZOU C ET AL: "Micropower log-domain filter for electronic cochlea" ELECTRONICS LETTERS, IEE STEVENAGE, GB, vol. 30, no. 22, 27 October 1994 (1994-10-27), pages 1839-1841, XP006001275 ISSN: 0013-5194 figure 1 | 1-33 | | | | | | | | | <b>-/</b> | | | | | | | | Internal Application No PCT/US2004/023313 | tion) DOCUMENTS CONSIDERED TO BE RELEVANT Citation of document, with indication, where appropriate, of the relevant passages | Relevant to claim No. | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Citation of document, with indication, where appropriate, of the relevant passages | Relevant to claim No. | | | | | US 5 936 466 A (ANDOH HAJIME ET AL)<br>10 August 1999 (1999-08-10)<br>figure 10 | 1-33 | | US 6 392 582 B1 (NAKAMURA HIROYUKI)<br>21 May 2002 (2002-05-21)<br>figure 1 | 1–33 | | SARPESHKAR R ET AL: "AN ANALOG VLSI COCHLEA WITH NEW TRANSCONDUCTANCE AMPLIFIERS AND NONLINEAR GAIN CONTROL" 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS). CIRCUITS AND SYSTEMS CONNECTING THE WORLD. ATLANTA, MAY 12 - 15, 1996, IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), NEW YORK, IEEE, US, vol. Vol. 3, 12 May 1996 (1996-05-12), pages 292-295, XP000688857 ISBN: 0-7803-3074-9 figure 1 | 1-33 | | US 5 592 168 A (LIAO TSUOE-HSIANG)<br>7 January 1997 (1997-01-07)<br>figure 5 | 1-33 | | US 6 396 430 B1 (LI QUNYING) 28 May 2002 (2002-05-28) figure 4 | 1-33 | | | 10 August 1999 (1999-08-10) figure 10 US 6 392 582 B1 (NAKAMURA HIROYUKI) 21 May 2002 (2002-05-21) figure 1 SARPESHKAR R ET AL: "AN ANALOG VLSI COCHLEA WITH NEW TRANSCONDUCTANCE AMPLIFIERS AND NONLINEAR GAIN CONTROL" 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS). CIRCUITS AND SYSTEMS CONNECTING THE WORLD. ATLANTA, MAY 12 - 15, 1996, IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), NEW YORK, IEEE, US, vol. VOL. 3, 12 May 1996 (1996-05-12), pages 292-295, XP000688857 ISBN: 0-7803-3074-9 figure 1 US 5 592 168 A (LIAO TSUOE-HSIANG) 7 January 1997 (1997-01-07) figure 5 US 6 396 430 B1 (LI QUNYING) 28 May 2002 (2002-05-28) | Information on patent family members # Internation No PCT/US2004/023313 | Patent document<br>cited in search report | | Publication<br>date | | Patent family<br>member(s) | Publication date | |-------------------------------------------|----|---------------------|----------------|---------------------------------------|----------------------------------------| | US 5699004 | Α | 16-12-1997 | NONE | | | | US 5652586 | Α | 29-07-1997 | NONE | | | | US 5936466 | Α | 10-08-1999 | NONE | | | | US 6392582 | B1 | 21-05-2002 | JP<br>EP<br>US | 11214998 A<br>0932047 A1<br>6150967 A | 06-08-1999<br>28-07-1999<br>21-11-2000 | | US 5592168 | Α | 07-01-1997 | NONE | | | | US 6396430 | B1 | 28-05-2002 | NONE | | |