

## (19) AUSTRALIAN PATENT OFFICE

|                                                                                                                                                                                 |                                                                          |              |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------|--|
| (54) Title                                                                                                                                                                      | Wide bandgap field effect transistors with source connected field plates |              |  |
| (51) <sup>6</sup> International Patent Classification(s)                                                                                                                        |                                                                          |              |  |
| H01L 29/06 (2006.01) 29/41                                                                                                                                                      |                                                                          |              |  |
| H01L 29/40 (2006.01) 20060101ALI2006060                                                                                                                                         |                                                                          |              |  |
| H01L 29/41 (2006.01) 1BHEP H01L                                                                                                                                                 |                                                                          |              |  |
| H01L 29/417 29/417                                                                                                                                                              |                                                                          |              |  |
| (2006.01) 20060101ALI2006072                                                                                                                                                    |                                                                          |              |  |
| H01L 29/812 2BMEP H01L                                                                                                                                                          |                                                                          |              |  |
| (2006.01) 29/812                                                                                                                                                                |                                                                          |              |  |
| H01L 31/0328 2BMEP H01L                                                                                                                                                         |                                                                          |              |  |
| (2006.01) 31/0328                                                                                                                                                               |                                                                          |              |  |
| H01L 29/20 (2006.01) 20060101ALI2006050                                                                                                                                         |                                                                          |              |  |
| H01L 29/06 6BMEP H01L                                                                                                                                                           |                                                                          |              |  |
| 20060101AFI2006072 29/20                                                                                                                                                        |                                                                          |              |  |
| 2BMEP H01L 29/40 20060101ALN200607                                                                                                                                              |                                                                          |              |  |
| 20060101ALI2007072 22BMEP                                                                                                                                                       |                                                                          |              |  |
| 1BMEP H01L PCT/US2005/013725                                                                                                                                                    |                                                                          |              |  |
| (21) Application No: 2005246697                                                                                                                                                 | (22) Application Date: 2005.04.21                                        |              |  |
| (87) WIPO No: WO05/114747                                                                                                                                                       |                                                                          |              |  |
| (30) Priority Data                                                                                                                                                              |                                                                          |              |  |
| (31) Number                                                                                                                                                                     | (32) Date                                                                | (33) Country |  |
| 10/958,945                                                                                                                                                                      | 2004.10.04                                                               | US           |  |
| 60/571,342                                                                                                                                                                      | 2004.05.13                                                               | US           |  |
| (43) Publication Date :                                                                                                                                                         | 2005.12.01                                                               |              |  |
| (71) Applicant(s)                                                                                                                                                               |                                                                          |              |  |
| Cree, Inc.                                                                                                                                                                      |                                                                          |              |  |
| (72) Inventor(s)                                                                                                                                                                |                                                                          |              |  |
| Wu, Yifeng, Parikh, Primit, Mishra, Umesh, Moore, Marcia                                                                                                                        |                                                                          |              |  |
| (74) Agent/Attorney                                                                                                                                                             |                                                                          |              |  |
| Davies Collison Cave, 255 Elizabeth Street, Sydney, NSW, 2000                                                                                                                   |                                                                          |              |  |
| (56) Related Art                                                                                                                                                                |                                                                          |              |  |
| SAITO et al. "High Breakdown Voltage AlGaN-GaN Power-HEMT Design and High Current Density Switching Behavior". IEEE Transactions on Electron Devices, Vol 50, No. 12, Dec 2003. |                                                                          |              |  |
| US 6686616                                                                                                                                                                      |                                                                          |              |  |
| US 2005/0062069                                                                                                                                                                 |                                                                          |              |  |
| US 6586813                                                                                                                                                                      |                                                                          |              |  |

(12) INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT)

(19) World Intellectual Property Organization  
International Bureau



(43) International Publication Date  
1 December 2005 (01.12.2005)

PCT

(10) International Publication Number  
WO 2005/114747 A3

(51) International Patent Classification:  
*H01L 29/812* (2006.01)    *H01L 29/41* (2006.01)

AT, AU, AZ, BA, BB, BG, BR, BW, BY, BZ, CA, CH, CN, CO, CR, CU, CZ, DE, DK, DM, DZ, EC, EE, EG, ES, FI, GB, GD, GE, GH, GM, HR, HU, ID, IL, IN, IS, JP, KE, KG, KM, KP, KR, KZ, LC, LK, LR, LS, LT, LU, LV, MA, MD, MG, MK, MN, MW, MX, MZ, NA, NI, NO, NZ, OM, PG, PH, PL, PT, RO, RU, SC, SD, SE, SG, SK, SL, SM, SY, TI, TM, TN, TR, TT, TZ, UA, UG, US, UZ, VC, VN, YU, ZA, ZM, ZW.

(21) International Application Number:  
PCT/US2005/013725

(22) International Filing Date: 21 April 2005 (21.04.2005)

(25) Filing Language: English

(26) Publication Language: English

(30) Priority Data:  
60/571,342 13 May 2004 (13.05.2004) US  
10/958,945 4 October 2004 (04.10.2004) US

(71) Applicant (for all designated States except US): CREE, INC. [US/US]; 4600 Silicon Drive, Durham, NC 27703 (US).

(72) Inventors: WU, Yifeng; 528 Fireside Lane, Goleta, CA 93117 (US). PARIKH, Primit; 6832 Shadowbrook Drive, Goleta, CA 93117 (US). MISHRA, Umesh; 2040 Creekside Road, Montecito, CA 93108 (US). MOORE, Marcia; 1438 West Valerio Street, Santa Barbara, CA 93101 (US).

(74) Agents: HEYBL, Jaye, G. et al.; Koppel, Jacobs, Patrick & Heybl, Suite 107, 555 St. Charles Drive, Thousand Oaks, CA 91360 (US).

(81) Designated States (unless otherwise indicated, for every kind of national protection available): AE, AG, AL, AM,

(84) Designated States (unless otherwise indicated, for every kind of regional protection available): ARIPO (BW, GH, GM, KE, LS, MW, MZ, NA, SD, SL, SZ, TZ, UG, ZM, ZW), Eurasian (AM, AZ, BY, KG, KZ, MD, RU, TI, TM), European (AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HU, IE, IS, IT, LT, LU, MC, NL, PL, PT, RO, SE, SI, SK, TR), OAPI (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, ML, MR, NE, SN, TD, TG).

Published:

— with international search report  
— before the expiration of the time limit for amending the claims and to be republished in the event of receipt of amendments

(88) Date of publication of the international search report:  
1 June 2006

For two-letter codes and other abbreviations, refer to the "Guidance Notes on Codes and Abbreviations" appearing at the beginning of each regular issue of the PCT Gazette.

(54) Title: WIDE BANDGAP FIELD EFFECT TRANSISTORS WITH SOURCE CONNECTED FIELD PLATES



(57) Abstract: A field effect transistor comprising a buffer and channel layer (16) formed successively on a substrate (12). A source electrode (18), drain electrode (20), and gate (22) are all formed in electrical contact with the channel layer, with the gate between the source and drain electrodes. A spacer layer (26) is formed on at least a portion of a surface of the channel layer between the gate and drain electrode and a field plate (30) is formed on the spacer layer isolated from the gate and channel layer. The field plate (30) is electrically connected to at least one conductive path to the source electrode, wherein the field plate reduces the peak operating electric field in the MESFET.

WO 2005/114747 A3

5 WIDE BANDGAP FIELD EFFECT TRANSISTORS WITH SOURCE  
CONNECTED FIELD PLATES

This application claims the benefit of provisional application Serial Number 60/571,342 to Wu et al., which was filed on May 13, 2004.

10

BACKGROUND OF THE INVENTION

Field of the Invention

15 The present invention relates to transistors and particularly to field effect transistors utilizing field plates.

Description of the Related Art

20 Improvements in the manufacturing of AlGaN/GaN semiconductor materials have helped advance the development of AlGaN/GaN transistors, such as high electron mobility transistors (HEMTs) for high frequency, high temperature and high power applications. AlGaN/GaN has large bandgaps, high peak and saturation electron 25 velocity values [B. Gelmont, K. Kim and M. Shur, *Monte Carlo Simulation of Electron Transport in Gallium Nitride*, J.Appl.Phys. 74, (1993), pp. 1818-1821].

30 Electron trapping and the resulting difference between DC and RF characteristics have been a limiting factor in the performance of these devices. Silicon nitride (SiN) passivation has been successfully employed to alleviate this trapping problem resulting in high performance devices with power densities over 10W/mm at

AMENDED SHEET

10 Ghz. For example, U.S. Patent No. 6,586,781 which is incorporated herein by reference in its entirety discloses methods and structures for reducing the trapping effect in GaN-based transistors. However, due to 5 the high electric fields existing in these structures, charge trapping is still an issue.

Field plates (FP) have been used to enhance the performance of GaN-based HEMTs at microwave frequencies [See S Kamalkar and U.K. Mishra, *Very High Voltage AlGaN/GaN High Electron Mobility Transistors Using a Field Plate Deposited on a Stepped Insulator*, Solid State Electronics 45, (2001), pp. 1645-1662]. These approaches, however, have involved a field plate connected to the gate of the transistor with the field plate on top of the drain side of the channel. This can result in a significant field plate to drain capacitance and the field plate connected to the gate adds additional gate-to-drain capacitance ( $C_{gd}$ ) to the device. This can not only reduce gain, but can also cause instability due to 15 20 poorer input-output isolation.

SUMMARY OF THE INVENTION

The present invention provides improved field effect transistors having a field plate connected to the source electrode. One embodiment of a field effect transistor according to the present invention comprises a metal 25 semiconductor field effect transistor (MESFET) having a buffer layer on a substrate and a channel layer on the buffer layer with the buffer layer sandwiched between the channel layer and substrate. A source electrode is included in electrical contact with said plurality of the 30 channel layer, along with a drain electrode in electrical contact with said channel layer. A gate is included in

AMENDED SHEET

5 electrical contact with the channel layer and between the source and drain electrodes. A spacer layer is over at least a portion of the channel layer between the gate and the drain electrode. A field plate is formed on the spacer layer and electrically isolated from the channel layer and gate, with the field plate electrically connected to the source electrode by at least one conductive path.

10 Another embodiment of a field effect transistor according to the present invention comprises a buffer layer and channel layer formed successively on a substrate. A source electrode, drain electrode, and gate are all formed in electrical contact with the channel layer, with the gate between the source and drain electrodes. A spacer layer is formed on at least a portion of a surface of the channel layer between the gate and drain electrode and a field plate is separately formed on the spacer layer isolated from the gate and channel layer. The spacer layer is electrically connected by at least one conductive path to the source electrode, wherein the field plate reduces the peak operating electric field in the transistor.

15 20 25 Still another embodiment of a transistor according to the present invention comprises a metal semiconductor field effect transistor (MESFET) having a buffer layer and channel layer formed successively on a substrate. Source electrode, drain electrode, and gate are all formed in electrical contact with the channel layer with the gate between the source and drain electrodes. A field plate extends a distance  $L_f$  from the edge of the gate to the drain electrode with the field plate isolated from the gate and active layers. At least one conductive path electrically connects the field plate to the source

AMENDED SHEET

electrode, with the at least one conductive path covering less than all of the topmost surface between the gate and source electrode.

Still another embodiment of a transistor according to the present invention comprises an active region having a channel, source electrode, drain electrode, and gate all in electrical contact with the channel layer, with the gate between the source and drain electrodes on the active region. A spacer layer over at least a portion of the active region between the gate and the drain electrode. A field plate on the spacer layer and isolated from the active region and gate, the field plate electrically connected to the source electrode by at least one conductive path. The field plate extending a distance  $L_f$  as measured from the edge of the gate to the drain electrode.

These and other further features and advantages of the invention would be apparent to those skilled in the art from the following detailed description, taking together with the accompanying drawings, in which:

BRIEF DESCRIPTION OF THE DRAWINGS

FIG. 1 is a plan view of one embodiment of a MESFET according to the present invention;

FIG. 2 is a sectional view of the MESFET in FIG. 1;

FIG. 3 is a plan view of another embodiment of a MESFET according to the present invention; and

FIG. 4 is a sectional view of the MESFET in FIG. 3.

FIG. 5 is a sectional view of another embodiment of a MESFET according to the present invention having a gamma gate; and

AMENDED SHEET

FIG. 6 is a sectional view of still another embodiment of a MESFET according to the present invention having a recessed gate.

5 DETAILED DESCRIPTION OF THE INVENTION

The field plate arrangements according to the present invention can be used with many different transistor structures. Wide bandgap transistor structures generally include an active region, with metal source and drain electrodes formed in electrical contact with the active region, and a gate electrode formed between the source and drain electrodes for modulating electric fields within the active region. A spacer layer is formed above the active region. The spacer layer can comprise a dielectric layer, or a combination of multiple dielectric layers. A conductive field plate is formed on the spacer layer and extends a distance  $L_f$  from the edge of the gate electrode toward the drain electrode.

20 The field plate can be electrically connected to the source electrode. This field plate arrangement can reduce the peak electric field in the device, resulting in increased breakdown voltage and reduced trapping. The reduction of the electric field can also yield other benefits such as reduced leakage currents and enhanced reliability. By having the field plate electrically connected to the source electrode, the reduced gain and instability resulting from gate connected field plates is reduced. When arranged according to the present invention, the shielding effect of a source-connected field plate can reduce  $C_{gd}$ , which enhances input-output 25 isolation.

30 One type of transistor that can utilize the field plate arrangement according to the present invention is a

AMENDED SHEET

5 field effect transistor and particularly a metal semiconductor field effect transistor (MESFET), which typically includes a buffer layer and a channel layer on the buffer layer. A gate electrode is formed on the channel layer between source and drain electrodes.

10 According to the present invention, a spacer layer is formed on the channel layer covering at least a portion of the channel layer between the gate and drain electrode such that a field plate can be formed on the spacer layer in electric isolation from the channel layer. In other embodiments the spacer layer can also cover all or some of the gate such that the field plate can overlap the gate while remaining in electrical isolation from the gate and the channel layer. In a 15 preferred embodiment the spacer layer covers the gate and the surface of the barrier layer between the gate and the source and drain electrodes. The spacer layer can comprise a dielectric layer, or a combination of multiple dielectric layers. Different dielectric materials can be 20 used such as a SiN, SiO<sub>2</sub>, Si, Ge, MgO<sub>x</sub>, MgN<sub>x</sub>, ZnO, SiN<sub>x</sub>, SiO<sub>x</sub>, alloys or layer sequences thereof, or epitaxial materials as further described below.

25 A conductive field plate is formed on the spacer layer and extends a distance L<sub>f</sub> as measured from the edge of the gate towards the drain electrode, with the field plate and gate electrode typically being formed during separate deposition steps. The field plate is electrically connected to the source electrode typically by conductive paths arranged in different ways.

30 It will be understood that when an element or layer is referred to as being "on", "connected to", "coupled to" or "in contact with" another element or layer, it can be directly on, connected or coupled to, or in contact

AMENDED SHEET

with the other element or layer or intervening elements or layers may be present. In contrast, when an element is referred to as being "directly on," "directly connected to", "directly coupled to" or "directly in contact with" another element or layer, there are no intervening elements or layers present. Likewise, when a first element or layer is referred to as being "in electrical contact with" or "electrically coupled to" a second element or layer, there is an electrical path that permits current flow between the first element or layer and the second element or layer. The electrical path may include capacitors, coupled inductors, and/or other elements that permit current flow even without direct contact between conductive elements.

FIGS. 1 and 2 show one embodiment of a MESFET 10 according to the present invention that can be made from many different semiconductor material systems, with a preferred MESFET 10 being silicon carbide based. MESFET 10 comprises a substrate 12 that can be made of many different materials capable of supporting growth of a silicon carbide. The preferred substrate material is silicon carbide and in some embodiments, the substrate 12 can comprise semi-insulating 4H-SiC commercially available from Cree, Inc. of Durham, NC.

The MESFET 10 further comprises a silicon carbide buffer layer 14 formed on the substrate 12 with a silicon carbide channel layer 16 formed on the buffer, with the buffer layer 14 sandwiched between the channel layer 16 and substrate 12. The buffer and channel layers 14, 16 can be formed on the substrate 12 using known semiconductor growth techniques such as Metal Oxide Chemical Vapor Deposition (MOCVD), Hydride Vapor Phase Epitaxy (HVPE) or Molecular Beam Epitaxy (MBE).

AMENDED SHEET

A nucleation layer (not shown) can be included between the substrate 12 and the buffer 14 to reduce any lattice mismatch between the two. The nucleation layer can comprise many different materials, can also be formed on the substrate 12 using MOCVD, HVPE or MBE. The formation of the nucleation layer can depend on the material used for the substrate 12. For example, methods of forming a nucleation layer on various substrates are taught in U.S. Patents 5,290,393 and 5,686,738, each of which are incorporated by reference as if fully set forth herein. Methods of forming nucleation layers on silicon carbide substrates are disclosed in U.S. Patents 5,393,993, 5,523,589, and 5,739,554 each of which is incorporated herein by reference as if fully set forth herein.

Metal source and drain electrodes 18, 20 are formed in contact with the channel layer 16 and a gate 22 is formed on the channel layer 16 between the source and drain electrodes 18, 20. Electric current can flow between the source and drain electrodes 18, 20 through the channel layer 16 when the gate 22 is biased at the appropriate level. The source and drain contacts 18, 20 can be made of different materials including but not limited to alloys of titanium, aluminum, gold or nickel, nickel, gold, platinum, titanium, chromium, alloys of titanium and tungsten, or platinum silicide. The gate 24 can have many different lengths, with a preferred gate length ( $L_g$ ) being approximately 0.5 microns. As best shown in FIG. 1, the gate 22 is connected to and contacted at a gate contact 24.

As best shown in FIG. 2, a first spacer layer 26 is formed over the gate 22 and the surface of the channel layer 16 between the gate 22 and the source and drain

AMENDED SHEET

electrodes 18, 20. As mentioned above, however, the spacer layer 26 can cover less of the channel layer and the gate as long as enough of a spacer layer is provided to isolate the field plate from the gate and channel layer. The spacer layer 26 can comprise many of the different materials above, alone or in combination, but preferably comprises a layer of one of the dielectric materials listed above, or a number of different layers of dielectric materials. The spacer layer 26 can be many different thicknesses, with a suitable range of thicknesses being approximately 0.05 to 2 microns. Electric isolation between the devices is done with mesa etch or ion implementation outside the active area of the MESFET.

When the spacer layer 26 is formed before device metallization the spacer layer 26 can comprise an epitaxial material such as a Group III nitride material having different Group III elements such as alloys of Al, Ga, or In, with a suitable spacer layer material being  $Al_xGa_{1-x}N$  ( $0 \leq x \leq 1$ ). After epitaxial growth of the channel layer 16, the spacer layer 26 can be grown using the same epitaxial growth method. The spacer layer 26 is then etched such that the gate 24, source electrode 20 and drain electrode 22 can be properly formed in contact with the buffer layer 18 and the 2DEG 17. A field plate can then be deposited on the spacer layer between the gate 24 and drain electrode 22. In those embodiments where the field plate overlaps the gate, an additional spacer layer of dielectric material should be included at least partially over the gate to isolate the gate from the field plate.

A field plate 30 is formed on the spacer layer 26 between the gate 22 and the drain electrode 20, with the field plate 30 being in close proximity to the gate 22

AMENDED SHEET

but not overlapping it. A space between the gate 22 and field plate ( $L_{gf}$ ) remains and should be wide enough to isolate from the field plate 30, while being small enough to maximize the field effect provided by the field plate 30. If  $L_{gf}$  is too wide the field effect can be reduced. In one embodiment according to the present invention  $L_{gf}$  can be approximately 0.4 microns or less, although larger and smaller spaces can also be used.

The field plate 30 can extend different distances  $L_f$  from the edge of the gate 24, with a suitable range of distances being approximately 0.1 to 2 microns. The field plate 30 can comprise many different conductive materials with a suitable material being a metal, or combinations of metals, deposited using standard metallization methods. In some embodiments according to the present invention the field plate 30 comprises titanium/gold or nickel/gold.

The field plate 30 is electrically connected to the source contact 18 and FIG. 1 shows two connection structures that can be used according to the present invention, although it is understood that other connection structures can also be used. In those embodiments where the spacer layer covers the gate and the surface of the channel layer between the gate 22 and source electrode 18, conductive buses 32 can be formed on the spacer layer 26 to extend between the field plate 30 and the source electrode 18. Different numbers of buses 32 can be used although the greater the number of buses 32 the greater the unwanted capacitance that can be introduced by the buses. The buses should have a sufficient number so that current effectively spreads between the source contact 18 and the field plate 30 while not covering too much of the MESFET's active

## AMENDED SHEET

PCT/US05/13725

11

region, with a suitable number of buses 32 being two. In one embodiment, the conductive paths do not cover all of the topmost layers between the gate and source electrode, which will preferable be the spacer layer 26.

5 Alternatively, the spacer layer 26 can cover only the surface of the channel layer in strips (not shown) between the gate and source electrode, with the strips having a width sufficient to support the conductive busses 32. The busses 32 would then extend from the field 10 plate 30 over those spacer layer areas that cover the channel layer.

15 The field plate 30 can also be electrically connected to the source contact 20 through a conductive path 34 that runs outside of the active regions and spacer layer 26 of the MESFET 10 and is coupled to the source contact 20. This arrangement can be used in other 20 embodiments but it is particularly adapted for use in embodiments where the spacer layer 26 does not cover the channel layer 16 between the gate 22 and the source 18. As shown in FIG. 1, the path 34 runs outside the active 25 area of the MESFET at the side opposite the gate 24. In alternative embodiments according to the present invention, the conductive path could run outside the active area of the MESFET 10 on the side of the gate 24, or the MESFET 10 could include two or more conductive paths running out the same or different sides of the MESFET 10.

30 After deposition of the field plate 30 and its connection to the source contact 20, the active structure can be covered by a dielectric passivation layer (not shown), such as silicon nitride. The passivation layer can be formed using known growth methods.

AMENDED SHEET

IPCA/US 20 JUL 2006

PCT/US05/13725

12

FIGs. 3 and 4 show another embodiment of a MESFET 40 according to the present invention having many features that are similar to those in MESFET 10. For the similar features the same reference numerals are used and the features are introduced without full description with the understanding that the description of the features above applies equally to the MESFET 40.

The MESFET 40 is preferably silicon carbide based and comprises a silicon carbide substrate 12, silicon carbide buffer layer 14, silicon carbide channel layer 16, source contact 18, drain contact 20, gate 22, gate contact 24 and spacer layer 26. The MESFET 40 also comprises a field plate 42 that is formed on the spacer layer 26 primarily between the gate 22 and the drain contact 20, but also overlapping a portion of the gate 22. For the MESFET 10 in FIGs. 1 and 2,  $L_{gf}$  is small, which can present some difficulties during fabrication. By having the field plate 42 overlap the gate 22 the HEMT 40 can be fabricated without having to meet the tolerances of  $L_{gf}$ . The overlapping section of the field plate 42, however, can introduce additional unwanted capacitance. In determining whether to use a field plate 30 or 42 the ease of manufacturing using field plate 42 must be balanced with the reduced capacitance provided by field plate 30 in FIGs. 1 and 2. The MESFET 40 also comprises either buses 44 or a conductive path 34 to electrically connect the field plate 42 to the source contact 18.

The source connected field plate arrangement according to the present invention can be used in many different MESFETs beyond those described above. For example, FIG. 5 shows another embodiment of a MESFET 50 according to the present invention that has many features

AMENDED SHEET

similar to those in MESFETs 10 and 40, including a substrate 12, buffer layer 14, channel layer 16, source electrode 18, and drain electrode 20. MESFET 50, however, has a gamma ( $\Gamma$ ) shaped gate 52 that is particularly adapted to high frequency operation. Gate length ( $L_g$ ) is one of the important device dimensions in determining device speed, and with higher frequency devices the gate length is shorter. Shorter gate length can lead to high resistance that can negatively impact high frequency operation. T-gates are commonly used in high frequency operation, but it can be difficult to achieve a well-coupled placement of a field plate with a T-gate.

The gamma gate 52 provides for low gate resistance and allows for controlled definition of the gate footprint. A spacer layer 54 is included that covers the gamma gate 52 and the surface of barrier layer 16 between the gamma gate 52 and the source and drain electrodes 18, 20. A space can remain between the horizontal portion of the gamma gate 52 and the top of the spacer layer 54 between the gate 52 and the source electrode. The MESFET 50 also includes a field plate 56 on the spacer layer 54 that overlaps that gamma gate 52, with the field plate 56 preferably deposited on the side of the gamma gate 52 not having a horizontal overhanging section. This arrangement allows for tight placement and effective coupling between the field plate 56 and the active layers below it. In other gamma gate embodiments the field plate can be similarly arranged to field plate 56, but instead of overlapping the gate, there can be a space between the edge of the gate and the field plate similar to space  $L_{gf}$  shown in FIG. 2.

The field plate 56 can be electrically connected to the source electrode 18 in many different ways. Because

AMENDED SHEET

of the space between the lower surface of the horizontal section of the gate 52 and the spacer layer 54, it can be difficult to provide a conductive path directly between the field plate 56 and the source electrode 18. Instead, a conductive path can be included between the field plate 56 and the source electrode 18 that runs outside the active area of the MESFET 50. Alternatively, the gamma gate 52 can be completely covered by the spacer layer 54 with the space under the gate's horizontal section filled. Conductive paths can then run directly from the field plate 56 to the source electrode over the spacer layer 54. The active structure can then be covered by a dielectric passivation layer (not shown).

FIG. 6 shows still another MESFET 60 according to the present invention that can also be arranged with a source connected field plate. MESFET 60 also has many features similar to those in MESFETs 10 and 40 in FIGs. 1-4, including a substrate 12, buffer layer 14, channel layer 16, source electrode 18, and drain electrode 20. The gate 62, however, is recessed in the channel layer 16, and is covered by a spacer layer 64. In other embodiments the bottom surface of the gate can be only partially recessed or different portions of the gate can be recessed to different depths in the channel layer 16. A field plate 66 is arranged on the spacer layer 64 and is electrically connected to the source electrode 18 and the active structure can be covered by a dielectric passivation layer (not shown). Like above of the MESFET 60, the field plate 66 can be arranged so that there is a space  $L_{gf}$  between the edge of the gate and the field plate.

The embodiments above provide wide bandgap transistors, particularly MESFETs, with improved power at

AMENDED SHEET

IPRAGS 20 JUL 2006

PCT/US05/13725

15

microwave and millimeter wave frequencies. The MESFETs exhibit simultaneous high gain, high power, and more stable operation due to higher input-output isolation. The structure could be extended to larger dimensions for high voltage applications at lower frequencies.

5 Although the present invention has been described in considerable detail with reference to certain preferred configurations thereof, other versions are possible. The field plate arrangement can be used in many different devices. The field plates can also have many different shapes and can be connected to the source contact in many different ways. The spirit and scope of the invention should not be limited to the preferred versions of the invention described above.

ATTACHED SHEET

Throughout this specification and the claims which follow, unless the context requires otherwise, the word "comprise", and variations such as "comprises" or "comprising", will be understood to imply the inclusion of a stated integer or step or group of integers or steps but not the exclusion of any other integer or step or group of integers or steps.

The reference in this specification to any prior publication (or information derived from it), or to any matter which is known, is not, and should not be taken as, an acknowledgement or admission or any form of suggestion that that prior publication (or information derived from it) or known matter forms part of the common general knowledge in the field of endeavour to which this specification relates.

The claims defining the invention are as follows:

1. A metal semiconductor field effect transistor (MESFET), comprising:
  - a buffer layer on a substrate;
  - a channel layer on said buffer layer with said buffer layer sandwiched between
  - 5 said channel layer and substrate;
  - a source electrode in electrical contact with said channel layer;
  - a drain electrode also in electrical contact with said channel layer;
  - a gate in electrical contact with said channel layer between said source and drain electrodes;
- 10 a spacer layer over at least a portion of said channel layer between said gate and said drain electrode; and
  - a field plate separately on said spacer layer and electrically isolated from said channel layer and gate, said field plate electrically connected to said source electrode by at least one conductive path, each of which is on said spacer layer and covers less than
- 15 all said topmost surface of said spacer layer between said gate and source electrode.
2. The MESFET of claim 1, wherein said field plate extends on said spacer layer a distance  $L_f$  from the edge of said gate toward said drain electrode.
3. The MESFET of claim 1, wherein said spacer layer at least partially covers said gate and said field plate at least partially overlaps said gate and extends on said spacer
- 20 layer a distance  $L_f$  from the edge of said gate toward said drain electrode.
4. The MESFET of claim 1, wherein said at least one conductive path runs between said field plate and source electrode, each said path running outside of said spacer layer and providing said field plate electrical connection with said source electrode.
5. The MESFET of claim 1, wherein said spacer layer is on the surface of said
- 25 channel layer between said gate and said source electrode.

6. The MESFET of claim 6, wherein said at least one conductive path runs between said field plate and source electrode over said spacer layer and providing said field plate electrical connection with said source electrode.

7. The MESFET of claim 1, wherein said buffer and channel layers are silicon carbide  
5 based.

8. The MESFET of claim 1, wherein said spacer layer comprises a dielectric material,  
or multiple layers of dielectric material.

9. The MESFET of claim 1, wherein said gate is gamma shaped

10. The MESFET of claim 1, wherein said gate is at least partially recessed in said  
10 barrier layer.

11. A field effect transistor, comprising:

a buffer layer and channel layer on a substrate;  
source electrode, drain electrode, and gate all in electrical contact with said  
channel layer with said gate between said source and drain electrodes;

15 a spacer layer on at least a portion of a surface of said channel layer between  
said gate and drain electrode; and

a field plate on said spacer layer isolated from said gate and channel layer and  
electrically connected by at least one conductive path to said source electrode, each of  
said at least one conductive path running outside said active region and not over said active  
20 region between said gate and source electrode, wherein said field plate reduces the peak  
operating electric field in said transistor.

12. The transistor of claim 11, wherein said reduction in peak operating electric field  
increases the breakdown voltage of said transistor.

13. The transistor of claim 11, wherein said reduction in peak operating electric field reduces trapping in said transistor.
14. The transistor of claim 11, wherein said reduction in peak operating electric field reduces leakage currents in said transistor.
- 5 15. The transistor of claim 11, wherein said spacer layer at least partially covers said gate and extending on the at least part of the surface of said channel layer between said gate and drain electrode, said field plate at least partially overlapping said gate and extending on said spacer layer toward said drain electrode.
- 10 16. The transistor of claim 11, wherein said at least one conductive path runs between said field plate and source electrode, each said path running outside of said spacer layer and providing said field plate electrical connection with said source electrode.
17. The transistor of claim 11, wherein said spacer layer is on the surface of the said active semiconductor layers, between said gate and said source electrode.
- 15 18. The transistor of claim 17, wherein said at least one conductive path runs between said field plate and source electrode over said spacer layer to provide said field plate electrical connection with said source electrode.
19. The transistor of claim 11, wherein said spacer layer comprises a dielectric material, or multiple layers of dielectric material.
- 20 20. A metal semiconductor field effect transistor (MESFET), comprising:  
a buffer layer and channel layer on a substrate;  
source electrode, drain electrode, and gate all in electrical contact with said channel layer with said gate between said source and drain electrodes;  
a field plate extending a distance  $L_f$  from the edge of said gate to said drain electrode, said field plate electrically isolated from said gate and active layers; and
- 25

at least one conductive path electrically connecting said field plate to said source electrode, said at least one conductive path, each of which is on and covering less than all of the topmost surface of said transistor between said gate and source electrode, each of said conductive paths isolated from said buffer and channel layers by a spacer layer.

5 21. The MESFET of claim 20, further comprising a spacer layer between said field plate and said gate and active layer to provide said field plate isolation.

22. The MESFET of claim 20, wherein said field plate reduces the peak operating electric field in said HEMT.

10 23. The MESFET of claim 22, wherein said reduction in peak operating electric field increases the breakdown voltage of said MESFET.

24. The MESFET of claim 22, wherein said reduction in peak operating electric field reduces trapping in said MESFET.

25. The MESFET of claim 22, wherein said reduction in peak operating electric field reduces leakage currents in said MESFET.

15 26. A transistor, comprising: an active region having a channel;  
an active region having a channel;  
source electrode, drain electrode, and gate all in electrical contact with said active region with said gate between said source and drain electrodes on said active region;  
a spacer layer over at least a portion of said active region between said gate and  
20 said drain electrode; and  
a field plate on said spacer layer and electrically isolated from said active region and gate, said field plate electrically connected to said source electrode by at least one conductive path running outside the area covered by said active region and not over said active region, said field plate extending on said spacer layer a distance  $L_f$  as measured  
25 from the edge of said gate to said drain electrode,

wherein said at least one conductive path electrically connecting said field plate to said source electrode covers less than all the topmost surface between said gate and source electrode.

27. The transistor of claim 26, further comprising a spacer layer between said field plate and said gate and active region to provide said field plate isolation.

28. A transistor, substantially as hereinbefore described with reference to the accompanying figures.



FIG. 1



FIG. 3



