### PCT ## WORLD INTELLECTUAL PROPERTY ORGANIZATION # INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT) (51) International Patent Classification 5: (11) International Publication Number: WO 92/02997 H04B 15/00 A1 6 August 1990 (06.08.90) (43) International Publication Date: 20 February 1992 (20.02.92) (21) International Application Number: PCT/US91/05316 (22) International Filing Date: 26 July 1991 (26.07.91) (30) Priority data: 562,867 6 August 1990 (06.08.90) US (60) Parent Application or Grant (63) Related by Continuation 562,867 (CON) Filed on (71) Applicant (for all designated States except US): OMNI-POINT DATA COMPANY, INC. [US/US]; 242 Marlborough Street, Boston, MA 02116 (US). (72) Inventors: and (75) Inventors/Applicants (for US only): O'CLOCK, George, D. [US/US]; Route 1, Box 278, Madison Lake, MN 56053 (US). VANDERPOOL, Jeffrey, S. [US/US]; 2237 Moccassin Drive, Colorado Springs, CO 80915 (US). (74) Agents: SWERNOFSKY, Steven, A. et al.; 611 West Sixth Street, 34th Floor, Los Angeles, CA 90017 (US). (81) Designated States: AT, AT (European patent), AU, BB, BE (European patent), BF (OAPI patent), BG, BJ (OAPI patent), BR, CA, CF (OAPI patent), CG (OAPI patent), CH, CH (European patent), CI (OAPI patent), CM (OAPI patent), CS, DE, DE (European patent), DK, DK (European patent), ES, ES (European patent), FI, FR (European patent), GA (OAPI patent), GB, GB (European patent), GN (OAPI patent), GP, (Furopean GP, (GAPI patent), GP, (GP, Furopean Furop rk (European patent), GA (OAPI patent), GB, GB (European patent), GN (OAPI patent), GR (European patent), HU, IT (European patent), JP, KP, KR, LK, LU, LU (European patent), MC, MG, ML (OAPI patent), MN, MR (OAPI patent), MW, NL, NL (European patent), NO, PL, RO, SD, SE, SE (European patent), SN (OAPI patent), SU, TD (OAPI patent), TG (OAPI patent), IS tent), US. #### Published With international search report. Before the expiration of the time limit for amending the claims and to be republished in the event of the receipt of amendments. (54) Title: RECIPROCAL MODE SAW CORRELATOR METHOD AND APPARATUS A surface-acoustic-wave correlator (18) for decoding a spread-spectrum signal having a data signal modulated with a plurality of chip sequences and reciprocal-chip sequences. A tapped-delay-line has a plurality of taps defining a tapped-delay-line structure matched to the chip sequence. In response to a plurality of first chips and second chips embedded in the spread-spectrum signal, the tapped-delay line generates TDL-chip sequences and inverse-TDL-chip sequences. A first transducer is acoustically coupled to the tapped-delay-line. In response to the spread-spectrum signal modulated by the chip sequence, the first transducer correlates a first group of the plurality of TDL-chip sequences and inverse-TDL-chip sequences and outputs a first correlation pulse. A second transducer is acoustically coupled to the tapped-delay-line. In response to the spread-spectrum signal modulated by the reciprocal-chip sequence, the second transducer correlates a second group of the plurality of TDL-chip sequences and inverse-TDL-chip sequences and outputs a second correlation pulse. In response to the first correlation pulse and the second correlation pulse, a decision circuit (19) outputs the first bit and the second bit, respectively. (57) Abstract ## + DESIGNATIONS OF "SU" It is not yet known for which States of the former Soviet Union any designation of the Soviet Union has effect. ## FOR THE PURPOSES OF INFORMATION ONLY Codes used to identify States party to the PCT on the front pages of pamphlets publishing international applications under the PCT. | ΑT | Austria | ES | Spain | MG | Madagascar | |----|--------------------------|----|------------------------------|-----|-------------------------| | AU | Australia | Fl | Finland | ML | Mali | | BB | Barbados | FR | France | MN | Mongolia | | BE | Belgium | GA | Gabon | MR | Mauritania | | BF | Burkina Faso | GB | United Kingdom | MW | Malawi | | BG | Bulgaria | GN | Guinea | NL | Netherlands | | BJ | Benin | GR | Greece | NO | Norway | | BR | Brazil | HU | Hungary | PL | Poland | | CA | Canada | lТ | Italy | RO | Romania | | CF | Central African Republic | JP | Japan | SD | Sudan | | CG | Congo | KP | Democratic People's Republic | SE | Sweden | | CH | Switzerland | | of Korea | SN | Senegal | | CI | Côte d'Ivoire | KR | Republic of Korea | su+ | Soviet Union | | CM | Cameroon | 니 | Liechtenstein | TD | Chad | | CS | Częchoslovakia | LK | Sri Lanka | TG | Togo | | DE | Germany | LU | Luxembourg | us | United States of Americ | | DK | Denmark | MC | Monaco | | | WO 92/02997 PCT/US91/05316 1 #### **DESCRIPTION** # Reciprocal Mode Saw Correlator Method and Apparatus ## BACKGROUND OF THE INVENTION This invention relates to spread-spectrum communications, and more particularly to a spread-spectrum signal processing technique through the use of a single phase shift encoded tapped-delay line surface-acousticwave correlator (SAWC) to demodulate multiple phase shift keyed (PSK) codes. The effects of surface-acoustic waves applied to a piezoelectric material to convert electrical energy to 10 acoustic energy and vice versa for analog signal processing purposes have been known and practiced in the prior art for many years. This process, as applied to phase coded SAW correlators, consists, in its most basic form, of an input transducer and a phase coded tapped-delay line 15 matched to a phase shift encoded carrier. In general, this operation is carried out by applying an electrical signal to a transducer which consists of a sequence of metallized interdigital finger pairs deposited on the surface of a piezoelectric material. The transducer con-20 verts this electrical signal to an acoustic wave which propagates down the surface of the substrate to the tapped-delay line. Acoustic energy is converted to electrical energy at the metallized delay-line taps. When the phase encoded wave matches the phase configuration of the 25 delay line taps, the electrical signals are added in phase with each other, and a correlation signal, which provides a signal to noise improvement, is generated and coupled to other electronic circuits through the busses of the tapped-delay line. Multiple correlations may be accom-30 plished by placing separately encoded tapped-delay lines in parallel on the same substrate. Distinct correlation pulses will then occur upon application of matched phase shift encoded signals at the transducer input. The reciprocal properties of SAW devices allow for this process to take place in reverse, where the tappeddelay line is excited by a phase coded electrical signal, and a correlation signal will occur at the output of the These reciprocal properties have been dis-5 transducer. cussed for many years in literature and conferences. Certain kinds of devices and signal formats have shown more promise in this area than others. J. Burnsweig of Hughes Corp. published a paper detailing 10 the use of linear FM pulse compression matched filters operating in reciprocal manner ("Ranging and Data Transmission Using Digital Encoded FM Chirp Surface Acoustic Wave Filters", IEEE Transactions in Microwave Theory, Vol. MTT-21, pp 272-279, April 1973). This approach involves 15 exciting the long tapped-delay line with the linear FM encoded signal and utilizing the transducers, located a certain distance away from each end of the delay line, as the elements that coherently sum the waveform segments to produce a compressed pulse. The reciprocal approach with 20 the linear FM chirp waveform was utilized to differentiate between a "one" bit and a "zero" bit for satellite ranging/data transmission applications. While one and zero bit differentiation has been applied toward a number of phase shift keyed (PSK) waveforms, most of these approaches appear to involve some form of acoustoelectric convolver and a hybrid network. The simpler approach presented in this invention employs a SAW BPSK matched filter configuration with two transducers located near the ends of a phase coded tappeddelay line. As briefly described above, the two transducers are typically utilized as inputs either to assist in generating the BPSK sequence or serve as the input for the BPSK encoded waveform, and the tapped-delay line serves as the summing network to generate the correlation peak. The reciprocal approach involves the use of the SAW tapped-delay line as the input structure for a one bit code and a reciprocal code representing the zero bit. Coherent summation of the BPSK sequence can be sensed, at a minimum within a chip width from one edge of the tapped-delay line. The summation can be sensed by an appropriate transducer structure that has dimensions corresponding to one chipwidth along with having the correct interdigital finger spacing for the center frequency. # OBJECTS AND SUMMARY OF THE INVENTION An object of the invention is to provide a method for demodulating multiple data bits from a phase code sequence with a single tapped-delay-line surface-acoustic-wave correlator. Another object of the invention is to provide a spread-spectrum receiver requiring no reference code synchronization. A further object of the invention is to provide spread-spectrum demodulation through the use of single tapped-delay-line SAW correlators which may be manufactured with highly distinctive codes. Another object of the invention is to provide a spread-spectrum demodulator which provides a lower bandwidth to processing gain ratio and more code variability than a linear FM chirp system. The BPSK encoded sequence is more robust with respect to bandwidth narrowing and some manufacturing tolerance variations compared with the linear FM chirp waveform. According to the present invention, as embodied and broadly described herein, a system using a surface-acoustic-wave correlator for decoding a spread-spectrum signal having a data signal modulated with a plurality of chip sequences and reciprocal-chip sequences is provided comprising communications channel, data-sequence-generating means, chip-sequence-controlling means, signal means, carrier-modulating means, power means, front-end means, tapped-delay-line means and decision means. The data-sequence-generating means, chip-sequence-controlling means, chip-sequence-generating means, chip-sequence-controlling 4 means, signal means, carrier-modulating means, power means, front-end means, tapped-delay-line means and decision means may be embodied as a data device, a code generator, a chip-sequence controller, a signal source, a product device, a power device, a receiver-front end, a tapped-delay line and a decision/detector circuit, respectively. The data device generates a data-bit sequence having first bits and second bits. The code generator repeti-10 tively generates a chip sequence having a plurality of first chips and second chips. The chip-sequence controller outputs the chip sequence in response to each first bit, and outputs the reciprocal-chip sequence in response to each second bit. By reciprocal-chip sequence 15 is meant a time reversed version of the chip sequence. The signal source generates a carrier signal. device generates the spread-spectrum signal by phase modulating the carrier signal with the chip sequence and reciprocal-chip sequence. The power device sends the 20 spread-spectrum signal over the communications channel, and optionally helps to limit a power level of the spreadspectrum signal to less than a predetermined-threshold level at the tapped-delay line. The receiver-front end receives the spread-spectrum signal. The tapped-delay line has a first end and a second end. The tapped-delay line also has a plurality of taps defining a tapped-delay-line structure phase-matched to the chip sequence. The tapped-delay line generates a plurality of TDL-chip sequences and inverse-TDL-chip sequences, in response to each of the plurality of first TDL chips and second TDL chips embedded in the spread-spectrum signal, respectively. A TDL chip is defined as a segment of the carrier signal of length equivalent to a period of each chip generated by the chip generator, with a first TDL chip having a first phase, and a second phase of a second TDL chip shifted with reference to the first phase. A first transducer is coupled acoustically to the first end of the tapped-delay line. The first transducer correlates a first sequence of the plurality of TDL chips and inverse-TDL chips generated by the tapped-delay line and outputs a first correlation pulse, in response to the spread-spectrum signal modulated by the chip sequence. A second transducer is coupled acoustically to the second end of the tapped-delay line. The second transducer correlates a second sequence of the plurality of TDL chips and inverse-TDL chips generated by the tapped-delay line and outputs a second correlation pulse, in response to the spread-spectrum signal modulated by the reciprocal-chip sequence. A decision/detector circuit outputs the first bit and the second bit in response to detecting the first correlation pulse and the second correlation pulse, respectively. Additional objects and advantages of the invention will be set forth in part in the description which follows, and in part will be obvious from the description, or may be learned by practice of the invention. The objects and advantages of the invention also may be realized and attained by means of the instrumentalities and combinations particularly pointed out in the appended claims. ## 25 BRIEF DESCRIPTION OF THE DRAWINGS The accompanying drawings, which are incorporated in and constitute a part of the specification, illustrate preferred embodiments of the invention, and together with the description serve to explain the principles of the invention. FIG. 1 illustrates a system using the reciprocal SAWC in a spread-spectrum receiver according to the present invention; FIG. 2A is an equivalent block diagram for a SAWC BPSK matched filter showing a chip sequence generated by a 1-bit; PCT/US91/05316 WO 92/02997 6 FIG. 2B shows the correlation values at the 1-bit transducer; FIG. 2C shows the correlation values at the 0-bit transducer; FIG. 3A is an equivalent block diagram for a SAWC 5 BPSK matched filter showing a chip sequence generated by a 0-bit; FIG. 3B shows the correlation values at the 0-bit transducer; and FIG. 3C shows the correlation values at the 1-bit 10 transducer. ### DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS The invention disclosed in this patent is related to the inventions disclosed in U.S. patent application 15 entitled "Spread Spectrum Correlator", by Robert C. Dixon and Jeffrey S. Vanderpool and having Serial No. 07/390,315 and Filing Date of August 7, 1989, in U.S. patent application entitled "Asymmetric Spread Spectrum Correlator" by Robert C. Dixon and Jeffrey S. Vanderpool and having 20 Serial No. 07/389,914 and Filing Date of August 7, 1989, and in U.S. patent application entitled "SAWC Phase Detection Method and Apparatus" by Robert C. Dixon and having Serial No. 07/556,147 and Filing Date of July 23, 1990, which are incorporated herein by reference. Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings, wherein like reference numerals indicate like elements throughout the several views. The present invention includes a system 30 using a surface-acoustic-wave correlator for decoding a spread-spectrum signal having a data signal modulated with plurality of chip sequences and reciprocal-chip sequences. The system comprises a communications channel, data-sequence-generating means, chip-sequence-generating 35 means, chip-sequence-controlling means, signal means, 25 WO 92/02997 PCT/US91/05316 7 carrier-modulating means, power means, front-end means, tapped-delay-line means and decision means. As illustratively shown in FIG. 1, the datasequence-generating means, chip-sequence-generating means, chip-sequence-controlling means, signal means, carriermodulating means, power means, front-end means, tappeddelay-line means and decision means, by way of example, may be embodied as a data device 13, a code generator 14, a chip-sequence controller 11, an RF signal source 16, a phase modulator 12, a power device 21, a receiver-front end 12, a surface-acoustic-wave correlator 18, and a decision/detector circuit 19, respectively. The chip-sequence controller 11 is coupled to the data device 13 and the code generator 14. The phase modulator 12 is coupled to the RF signal source 16 and the chip-sequence controller 11. The power device 21 is coupled to the product device 12. The receiver-front end 17 is coupled to the communications channel 15. The surface-acoustic-wave correlator 18 is coupled to the receiver-front end 17. The decision/detector circuit is coupled to the surface-acoustic-wave correlator 18. The data device 13 outputs a data-symbol sequence. The data-symbol sequence usually includes information to 25 be communicated by the spread-spectrum signal. The data-symbol sequence may have each data symbol represent two or more data bits. In a binary case, the data-symbol sequence has each data symbol represent one data bit, and accordingly, the data-symbol sequence is known as a data-bit sequence. The data-symbol sequence, for example, may be a data-bit sequence having first bits and second bits, which are the 1-bit and 0-bit. As an example, the data device 13 may be a computer terminal, a device which has converted analog inputs such as voice, audio or video, to data, or any other source where data are to be transmitted from a transmitter to a receiver. The code generator 14 repetitively generates a chip sequence having a plurality of first chips and second chips. The first chips and second chips are commonly known as 1s and 0s. The repetitively generated chip sequence is known as the spreading sequence for generating the spread-spectrum signal. In a preferred embodiment, the chip sequence is a pseudo-noise (PN) code. The code generator 14 may employ shift registers having appropriate taps for generating the chip sequence. 10 For the binary case, the chip-sequence controller 11 outputs the chip sequence from the code generator 14 in response to each first bit received from the data device 13, and outputs the reciprocal-chip sequence in response to each second bit received from the data device 13. 15 Accordingly, the chip-sequence controller 11 outputs a concatenated plurality of chip sequences and reciprocal-chip sequences, in response to a concatenated plurality of first bits and second bits from data device 13. For the binary case, the chip-sequence controller 11 20 causes a shift register containing the chip sequence to shift in a forward direction for each first bit, and in the reciprocal (opposite) direction for each second bit. Thus, chip-sequence controller 11 outputs a chip sequence in the case of a data 1-bit, and a reciprocal-chip sequence for data 0-bit. By reciprocal-chip sequence is meant a time reversed version of the chip sequence. By way of example, if the chip sequence is 110101, then the reciprocal-chip sequence is 101011. Preferably, a complete sequence of the repetitively generated chip sequence or reciprocal-chip sequence is outputted from the chip-sequence controller 11 for each data symbol. A chip sequence optionally may be generated coherently with each data symbol of the data-symbol sequence, and each data symbol determines whether a chip sequence or its reciprocal is generated. The signal source 16 generates a carrier signal. The term "carrier signal" is defined herein to be any signal at an RF, intermediate frequency (IF), or other frequency at which the surface-acoustic-wave correlator 18 operates. The center frequency of the carrier signal is matched to the surface-acoustic-wave correlator 18 used at the receiver. The carrier-modulating means is coupled to the chipsequence-controlling means and the signal source 16, and may be embodied as a product device or, as illustrated in FIG. 1, a phase modulator 12. The phase modulator 12 10 generates the spread-spectrum signal by phase modulating the carrier signal from the signal source 16 with the plurality of chip sequences and reciprocal-chip sequences from the chip-sequence controller 11, causing phase shifts in the carrier signal corresponding to each state transition of the chip sequence. The spread-spectrum signal is the carrier signal modulated with the output from the chip-sequence controller 11. The phase modulator 12 outputs the spread-spectrum signal to the power device 21. The power device 21 sends the spread-spectrum signal 20 over the communications channel 15, and limits a power level of the spread-spectrum signal to less than a predetermined-threshold level at the input to the surfaceacoustic-wave correlator 18. The power device 21 is optional, and includes any power amplifier and/or power limiter. Typically, the power device 21 is coupled to a 25 communications channel from the surface-acoustic-wave correlator 18. The transmitter power is adjusted to help maintain the power level at the input to the surfaceacoustic-wave correlator 18 to below a predeterminedthreshold level which prevents the surface-acoustic-wave correlator 18 from operating in a non-linear range. some commercially available devices, the predeterminedthreshold level has been found to be less than 20 dBm. The communications channel 15 may be any medium where the spread-spectrum signal may propagate or travel. The receiver-front end 17 receives the spread-spectrum signal from the communications channel 15. The receiver-front 17 end includes any antenna, amplifier and/or impedance matching circuitry coupling the surface-acoustic-wave correlator 18 to the communications channel 15. The present invention includes a phase coded surface-5 acoustic-wave correlator 18 for demodulating a received spread-spectrum signal. The surface-acoustic-wave correlator 18 comprises tapped-delay-line means, transducer means and second transducer means. As illus-10 tratively shown in FIGS. 2A and 3A, the tapped-delay-line means, first transducer means and second transducer means may be embodied as tapped-delay line 30, first transducer 36, and second transducer 37. The spread-spectrum signal has a data signal embedded in a carrier signal by phase 15 modulating the carrier signal with a chip sequence and a reciprocal-chip sequence, as previously described. received spread-spectrum signal is applied to the tappeddelay-line bus, which serves as the surface-acoustic-wave correlator 18 input. The tapped-delay line bus converts 20 the electrical signal received to an acoustic signal. When a phase-matched-chip sequence is received at the surface-acoustic-wave correlator 18, an output transducer will output a correlation pulse, which is applied to the detection means, which may be embodied as an amplitude 25 and/or phase detector 19. In a tapped-delay line, as the electrical signal is converted to acoustical energy, an acoustic wave propagates on the surface of a substrate, with each chip width section of the wave adding in or out of phase with the delay line fingers. When the acoustic waves reach the output transducers at each end of the tapped-delay line, the phase components of the wave are summed to create a correlation pulse whose amplitude is in direct proportion to the number of phase matches of the delay line. The output transducers convert this acoustic energy to electrical energy and output the correlation pulse in the form of an amplitude modulated RF signal of frequency 35 equivalent to the center frequency of the surfaceacoustic-wave correlator 18 and the received spreadspectrum signal. More particularly, as shown in FIGS. 2A and 3A, the 5 tapped-delay-line 25 has a plurality of taps defining a tapped-delay-line structure. In the exemplary arrangement shown, the tapped-delay line 30 has five taps 31, 32, 33, The tapped-delay-line structure has the taps 34, 35. adjusted to provide a phase match with a received spread-10 spectrum signal modulated by the chip sequence or reciprocal-chip sequence. The tapped-delay line 30 has a first end and a second The first transducer 36 is acoustically coupled to end. the first end of the tapped-delay line 30. The second 15 transducer 37 is acoustically coupled to the second end of the tapped-delay line 30. The tapped-delay line 30 generates a plurality of TDL-chip sequences and inverse-TDLchip sequences, in response to each chip of the plurality of first chips and second chips embedded in the spreadspectrum signal, respectively. 20 FIGS. 2A, 2B, and 2C illustrate the case for a received spread-spectrum signal being a 1-bit, which is represented by the chip sequence 11101. The received spread-spectrum signal is applied to the tapped-delay-25 line bus, which serves as the input to the tapped-delay line 30. Each 1-chip of the chip sequence 11101 generates in the tapped-delay line a tapped-delay-line-chip sequence (TDL-chip sequence), 11101, and each 0-chip generates in the tapped-delay line an inverse-TDL-chip sequence, 00010. The generation of each TDL-chip sequence and inverse-TDLchip sequence is delayed in time by the time equivalent of one chip. FIG. 2B shows a group of TDL-chip sequences and an inverse-TDL-chip sequences as they propagate as acoustic waves toward the first end of the tapped-delay line 30. The group shown in FIG. 2B is in response to the chip sequence 11101, which represents the 1-bit. FIG. 2B shows the output 61 of the first transducer 36, illustrated as a 1-bit transducer, which is the sum of the chips at any point in time. The 1-chips add in-phase with the TDL structure and are given a value of +1 and the 0-chips add out-of-phase with the TDL structure and are given a value of -1. The output 61 shows that the first transducer 36 generates a maximum value of 5, and accordingly the first correlation pulse when the total of the output 61 reaches 5. inverse-TDL-chip sequence as they propagate as acoustic waves toward the second end of the tapped-delay line 30. The group shown in FIG. 2C is in response to the chip sequence 11101, which represents the 1-bit. The output 51 of the second transducer 37, illustrated as a 0-bit transducer, is the sum of the chips at any point in time. The 1-chips add in-phase with the TDL structure and are given a value of +1 and the 0-chips add out-of-phase with the TDL structure and are given a value of +1 and the second transducer 37 does not generate the maximum level, since the levels are below a maximum value. The decision/detector circuitry 19 detects which output of the first transducer 36 and second transducer 37 produced the maximum value, and thereby outputs a 1-bit if the maximum value is from the first transducer 36. FIGS. 3A, 3B, and 3C illustrate the case for a 25 received spread-spectrum signal being a 0-bit, which is represented by the reciprocal-chip sequence 10111. received spread-spectrum signal is applied to the tappeddelay-line bus, which serves as the input to the tapped-30 delay line 30. Each 1-chip of the chip sequence 10111 generates a tapped-delay-line-chip sequence (TDL-chip sequence), 11101, and each 0-chip generates an inverse-TDL-chip sequence, 00010. The generation of each TDLchip sequence and inverse-TDL-chip sequence is delayed in 35 time by the time equivalent of one chip. FIG. 3B shows a group of TDL-chip sequences and an inverse-TDL-chip sequence as they propagate as acoustic waves toward the WO 92/02997 PCT/US91/05316 13 second end of the tapped-delay line 30. The group shown in FIG. 3B is in response to the reciprocal-chip sequence 10111, which represents the 0-bit. The output 51 of the second transducer 37 is the sum of the chips at any point 5 in time. The 1-chips add as a +1 and the 0-chips add as a -1, as stated previously. The output 51 shows that the second transducer 37 generates a maximum level of 5, and accordingly the second correlation pulse when the total of the output 51 reaches 5. FIG. 3C shows a group of TDL-chip sequences and an 10 inverse-TDL-chip sequence as they propagate as acoustic waves toward the first end of the tapped-delay line 30. The group shown in FIG. 3C is in response to the reciprocal-chip sequence 10111, which represents the 15 0-bit. The output 61 of the first transducer 36 is the sum of the chips at any point in time. The 1-chips add as a +1 and the 0-chips add as a -1, as stated previously. The output 61 shows that the first transducer 36 does not generate the maximum value, since the values are below the 20 maximum value. The decision/detector circuitry 19 detects which output of the first transducer 36 and second transducer 37 produces the maximum value, and thereby outputs a 0-bit if the maximum value is from the second transducer 37. 25 Accordingly, the first transducer 36 correlates a first group of the plurality of TDL-chip sequences and inverse-TDL-chip sequences generated by the tapped-delay line 30 and outputs a first correlation pulse, in response to the spread-spectrum signal modulated by the chip 30 sequence. The first transducer 36 at the first end of the tapped-delay line 30 produces a first correlation pulse representing a data 1-bit, in response to the received spread-spectrum signal modulated with the chip sequence. Similarly, the second transducer 37 correlates a second 35 group of the plurality of TDL-chip sequences and inverse-TDL-chip sequences generated by the tapped-delay line 30 and outputs a second correlation pulse, in response to the spread-spectrum signal modulated by the reciprocal-chip sequence. The second transducer 37 at the second end of the tapped-delay line produces a second correlation pulse representing a data 0-bit in response to the received spread-spectrum signal modulated with the reciprocal-chip sequence. A decision/detector circuit 19 outputs the first bit and the second bit in response to detecting the first correlation pulse and the second correlation pulse at the outputs of the first transducer 36 and second transducer 37, respectively. The present invention further includes a method using a surface-acoustic-wave correlator having a tapped-delay line for encoding a spread-spectrum signal having a data 15 signal modulated with a plurality of chip sequences and a reciprocal-chip sequences. The method comprises the steps of: generating a plurality of TDL-chip sequences and inverse-TDL-chip sequences with the tapped-delay line in response to a plurality of first chips and second chips 20 embedded in the spread-spectrum signal matching the taps of the tapped-delay line; correlating a first group of the plurality of TDL-chip sequences and inverse-TDL-chip sequences generated by the tapped-delay line; outputting a first correlation pulse from a first transducer in 25 response to the spread-spectrum signal being modulated by the chip sequence; correlating a second group of the plurality of TDL-chip sequences and inverse-TDL-chip sequences generated by the tapped-delay-line; outputting a second correlation pulse from the second transducer in 30 response to the spread-spectrum signal being modulated by the reciprocal-chip sequence; and outputting from a decision circuit the first bit and the second bit in response to the first correlation pulse and the second correlation pulse being outputted from the first transducer and the 35 second transducer, respectively. It will be apparent to those skilled in the art that various modifications can be made to the system using a WO 92/02997 PCT/US91/05316 15 surface-acoustic-wave correlator or other analog correlators, including but not limited to charged-coupled devices, for decoding a spread-spectrum signal of the instant invention with out departing from the scope or spirit of the invention, and it is intended that the present invention cover modifications and variations of the system using the surface-acoustic-wave correlator provided they come in the scope of the appended claims and their equivalence. Such modifications and variations include, but are not limited to, applying the surface-acoustic-wave correlator to communications systems employing other type of phase modulation such as QPSK and M-ary PSK. #### Claims A system using a surface-acoustic-wave correlator for decoding a spread-spectrum signal having a data signal modulated with a plurality of chip sequences and reciprocal-chip sequences, comprising: a communications channel; data-sequence-generating means for generating a databit sequence having first bits and second bits; chip-sequence-generating means for repetitively gen-10 erating a chip sequence having a plurality of first chips and second chips; chip-sequence-controlling means coupled to said datasequence-generating means and said chip-sequence-generating means, responsive to each first bit for outputting the chip sequence, and responsive to each second bit for outputting the reciprocal-chip sequence; signal means for generating a carrier signal; carrier-modulating means coupled to said signal means and said chip-sequence-controlling means, responsive to the chip sequence and the reciprocal-chip sequence, for generating the spread-spectrum signal by phase modulating the carrier signal; power means coupled to said carrier-modulating means and responsive to the spread-spectrum signal for sending the spread-spectrum signal over said communications channel; front-end means coupled to said communications channel for receiving the spread-spectrum signal and generating a limiting signal; tapped-delay-line means having a first end, a second end, and a plurality of taps defining a tapped-delay-line structure matched to the chip sequence, responsive to the plurality of first chips and second chips embedded in the spread-spectrum signal for generating a plurality of TDL-chip sequences and inverse-TDL-chip sequences, respectively; first transducer means, acoustically coupled to said first end of said tapped-delay-line means, responsive to WO 92/02997 PCT/US91/05316 17 the spread-spectrum signal modulated by the chip sequence for correlating a first group of the plurality of TDL-chip sequences and inverse-TDL-chip sequences generated by said tapped-delay-line means and outputting a first correlation pulse; second transducer means, acoustically coupled to said second end of said tapped-delay-line means, responsive to the spread-spectrum signal modulated by the reciprocal-chip sequence for correlating a second group of the plurality of TDL-chip sequences and inverse-TDL-chip sequences generated by said tapped-delay-line means and outputting a second correlation pulse; decision means coupled to said first transducer means and said second transducer means, responsive to the first correlation pulse and the second correlation pulse for outputting the first bit and the second bit, respectively; and wherein said power means responsive to the limiting signal limits a power level of the spread-spectrum signal to signal less than a predetermined level at said tapped-delay-line means. 2. The surface-acoustic-wave correlator as set forth in claim 1 wherein: said tapped-delay-line means includes a tapped-delay line having a first end and a second end; said first transducer means includes a first transducer acoustically coupled to said first end of said tapped-delay-line means, responsive to the spread-spectrum signal modulated by the chip sequence for correlating a first group of the plurality of TDL-chip sequences and inverse-TDL-chip sequences generated by said tapped-delay line and outputting a first correlation pulse; and 30 second transducer means includes a second transducer acoustically coupled to said second end of said tapped-delay-line means, responsive to the spread-spectrum signal modulated by the reciprocal-chip sequence for correlating a second group of the plurality of TDL-chip sequences and inverse-TDL-chip sequences generated by said tapped-delay line and outputting a second correlation pulse end. 3. A surface-acoustic-wave correlator for decoding 5 a spread-spectrum signal having a data signal modulated with a plurality of chip sequences and reciprocal-chip sequences, comprising: tapped-delay-line means having a plurality of taps defining a tapped-delay-line structure matched to the chip sequence, responsive to a plurality of first chips and second chips embedded in the spread-spectrum signal for generating a plurality of TDL-chip sequences and inverse-TDL-chip sequences, respectively; first transducer means responsive to the spreadspectrum signal modulated by the chip sequence for correlating a first group of the plurality of TDL-chip sequences and inverse-TDL-chip sequences generated by said tapped-delay-line means and outputting a first correlation pulse; second transducer means responsive to the spreadspectrum signal modulated by the reciprocal-chip sequence for correlating a second group of the plurality of TDLchip sequences and inverse-TDL-chip sequences generated by said tapped-delay-line means and outputting a second correlation pulse; and decision means responsive to the first correlation pulse and the second correlation pulse for outputting the first bit and the second bit, respectively. 4. The surface-acoustic-wave correlator as set forth 30 in claim 3 wherein: said tapped-delay-line means includes a tapped-delay line having a first end and a second end; said first transducer means includes a first transducer acoustically coupled to said first end of said 35 tapped-delay-line means, responsive to the spread-spectrum 25 signal modulated by the chip sequence for correlating a first group of the plurality of TDL-chip sequences and inverse-TDL-chip sequences generated by said tapped-delay line and outputting a first correlation pulse; and second transducer means includes a second transducer acoustically coupled to said second end of said tapped-delay-line means, responsive to the spread-spectrum signal modulated by the reciprocal-chip sequence for correlating a second group of the plurality of TDL-chip sequences and inverse-TDL-chip sequences generated by said tapped-delay line and outputting a second correlation pulse. - 5. The surface-acoustic-wave correlator as set forth in claim 3 further including: - a power device for limiting a power level of the spread-spectrum signal to less than a predetermined-threshold level at said tapped-delay-line means. - 6. A surface-acoustic-wave correlator for decoding a spread-spectrum signal having a data signal modulated with a plurality of chip sequences and reciprocal-chip sequences, comprising: - a tapped-delay-line having a first end, a second end, and a plurality of taps defining a tapped-delay-line structure matched to the chip sequence, responsive to a plurality of first chips and second chips embedded in the spread-spectrum signal for generating TDL-chip sequences and inverse-TDL-chip sequences, respectively; - a first transducer, acoustically coupled to said first end of said tapped-delay-line, responsive to the spread-spectrum signal modulated by the chip sequence for correlating a first group of the plurality of TDL-chip sequences and inverse-TDL-chip sequences generated by said tapped-delay-line means and outputting a first correlation pulse; - a second transducer, acoustically coupled to said second end of said tapped-delay-line, responsive to the spread-spectrum signal modulated by the reciprocal-chip sequence for correlating a second group of the plurality of TDL-chip sequences and inverse-TDL-chip sequences generated by said tapped-delay-line means and outputting a second correlation pulse; and a decision circuit coupled to said first transducer and said second transducer, responsive to the first correlation pulse and the second correlation pulse for outputting the first bit and the second bit, respectively. - 7. The surface-acoustic-wave correlator as set forth in claim 6 further including: - a power device for limiting a power level of the spread-spectrum signal to less than a predetermined-threshold level at said tapped-delay line. - 8. A method using a surface-acoustic-wave correlator for decoding a spread-spectrum signal having a data signal modulated with a plurality of chip sequences and reciprocal-chip sequences, comprising the steps of: generating a data-bit sequence having first bits and 20 second bits; generating repetitively a chip sequence and a reciprocal-chip sequence having a plurality of first chips and second chips; generating a carrier signal; modulating the carrier signal with the chip sequence and the reciprocal-chip sequence in response to each first bit and each second bit of the data-bit sequence, respectively; sending the spread-spectrum signal over a communica-30 tions channel; receiving the spread-spectrum signal; generating with a tapped-delay line having a plurality of taps defining a tapped-delay-line structure matched to the chip sequence, a TDL-chip sequence and an inverse-TDL-chip sequence in 10 3 response to each of the first chips and second chips embedded in the spread-spectrum signal, respectively; correlating a first group of the plurality of TDLchip sequences and inverse-TDL-chip sequences generated by said tapped-delay line at a first transducer; outputting a first correlation pulse from said first transducer in response to the spread-spectrum signal modulated by the chip sequence and producing a correlation of the first group of the plurality of TDL-chip sequences and inverse-TDL-chip sequences generated by said tapped-delay line; correlating a second group of the plurality of TDL-chip sequences and inverse-TDL-chip sequences generated by said tapped-delay-line means at a second transducer; outputting a second correlation pulse from said second transducer in response to the spread-spectrum signal modulated by the reciprocal-chip sequence and producing a correlation of the second group of the plurality of TDL-chip sequences and inverse-TDL-chip sequences generated by said tapped-delay line; and deciding the first bit and the second bit in response to the levels of the first correlation pulse and the second correlation pulse, respectively. 9. The method as set forth in claim 8 further 25 including the step of: limiting a power level of the spread-spectrum signal to less than a predetermined level at said tapped-delay line. 10. A method using a surface-acoustic-wave correla-30 tor for decoding a spread-spectrum signal having a data signal modulated with a plurality of chip sequences and a reciprocal-chip sequences, comprising the steps, using said surface-acoustic-wave correlator, of: generating with a tapped-delay line having a plurality of taps defining a tapped-delay-line structure matched 5 to the chip sequence, a TDL-chip sequence and an inverse-TDL-chip sequence in response to each of the first chips and second chips embedded in the spread-spectrum signal, respectively; correlating from a first transducer a first group of the plurality of TDL-chip sequences and inverse-TDL-chip sequences generated by said tapped-delay line; outputting a first correlation pulse from said first transducer in response to the spread-spectrum signal modulated by the chip sequence and producing a correlation of the first group of the plurality of TDL-chip sequences and inverse-TDL-chip sequences; correlating from a second transducer a second group of the plurality of TDL-chip sequences and inverse-TDL 15 chip sequences; outputting a second correlation pulse from said second transducer in response to the spread-spectrum signal modulated by the reciprocal-chip sequence and producing a correlation of the second group of the plurality of TDL-chip sequences and inverse-TDL-chip sequences; and deciding the first bit and the second bit in response to the levels of first correlation pulse and the second correlation pulse, respectively. WO 92/02997 PCT/US91/05316 ₹ ## INTERNATIONAL SEARCH REPORT International Application No.PCT /IIS91 /05316 | I. CLASSIFIC | ATIO | N OF SUBJECT M | ATTER (if save | al class | fication :- | mbole seeli | indicate all \$ | 221/02319 | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------------------------------------|-----------------------------|-------------------------------------------------------|--------------|-------------------------|--------------------|--------------------------------------------------------|--| | According to In | ternati | onal Patent Classific | ation (IPC) or to | both Nat | ional Class | ification and | IPC | · · · · · · · · · · · · · · · · · · · | | | 1PC (5 )HO41 | 3 15 | /00 US:375/ | L | | | | | | | | II. FIELDS SE | APCL | IED. | | | | | | | | | TREEDO GE | ARCH | | Minimum | Documer | ntation Sea | rched 7 | | | | | Classification Sy | | | | entation Searched <sup>7</sup> Classification Symbols | | | | | | | | | | | | | | | | | | | | | | | | | | | | | US | | 375/1 | | | | | | | | | | ············ | | nentation Searche | | | | | | | | | | to the Ex | tent that such Do | cuments | are includ | led in the Field | us Searched • | | | | | | | | | | | | | | | | | | | | | - | | | | | III. DOCUMEN | TS C | ONSIDERED TO | RE RELEVANT | 9 | | | <del></del> | | | | Category • | | on of Document, 11 v | | | ropriate, of | the relevant | passages 12 | Relevant to Claim No. 13 | | | A, P US | | , 5,016,255 | | | | | | 1-10 | | | 1 | | | | | | | | | | | A, P US | 5, A | , 5,022,047 | ( Dixon e | t al. | ) 04 | JUNE 19 | 91. | 1-10 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ] | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | · | | L | | | | - | of cited documents: | | | "T" lai | ter document | published after th | he international filing date | | | "A" document defining the general state of the art which is not considered to be of particular relevance or priority date and not in conflict with the application considered to understand the principle or theory underlying | | | | | | | | | | | "E" earlier do | cumen | t but published on o | | tional | "X" do | vention<br>ocument of p | articular relevano | e; the claimed invention | | | filing date | | n may throw doubts | on priority claim | (s) or | ca | innot be cons | sidered novel or | cannot be considered to | | | which is | cited t | o establish the publ<br>special reason (as | lication date of a | | "Y" do | cument of p | articular relevano | e; the claimed invention | | | "O" documen | t refer | ing to an oral disclo | • | ion or | do | cument is co | mbined with one | an inventive step when the<br>or more other such docu- | | | other mea | | mbination being o | obvious to a person skilled | | | | | | | | | | shed prior to the inte<br>fority date claimed | | out | "&" do | cument mem | ber of the same p | patent family | | | IV. CERTIFICA | TION | | | | | | | | | | Date of the Actu | ıai Cor | npletion of the Interr | national Search | | Date of | Mailing of thi | Interididy Se | arch Report | | | 20 DECEMB | 991 | | | | TO JA | IN 1952 | | | | | | | | | | Sinceton | re of Authoriz | ^ | . // . / | | | International Sec | ar GDIN( | , Additionity | | | To) | i e oi Authoriz | NGUYLAI N | igoc-40 guyen | | | ISA/US | | | | | 7 | D CAIN | | fional division | | | | | | | | | | | | | 5