Abstract:

The present disclosure relates to apparatuses, sense circuits, and methods for compensating for a voltage increase on a wordline in a memory device. An example apparatus includes a bitline, a memory cell coupled to the bitline, a selector device coupled to the memory cell, a wordline voltage driver coupled to the wordline, the apparatus further includes a wordline circuit configured to model an impedance of the wordline and an impedance of the wordline driver, and a sense circuit configured to compare the bitline voltage to the voltage on the wordline in a memory device. The sense circuit is configured to sense a state of the memory cell based on the voltage on the wordline. The present disclosure also relates to such apparatuses, sense circuits, and methods for compensating for a voltage increase on a wordline in a memory device.
APPARATUSES, SENSE CIRCUITS, AND METHODS FOR COMPENSATING FOR A WORDLINE VOLTAGE INCREASE

TECHNICAL FIELD

Embodiments of the invention relate generally to electronic memories, and more particularly, in one or more of the illustrated embodiments, to compensating for increasing wordline voltage caused by leakage currents from memory cell selectors.

DESCRIPTION OF RELATED ART

Certain memory architectures are susceptible to current leakage from a bitline through a bipolar selector device to a wordline during memory access operations. Current leakage through the bipolar selector device to the wordline can lead to an increased wordline voltage, which may cause fluctuations in current of a sense signal provided on the bitline. That is, an increased wordline voltage may reduce the voltage margin to accurately read the sense signal used to sense the data stored by a memory cell. As a result, the reduced voltage margin may lead to inaccurate reading of a memory cell.

SUMMARY

Example apparatuses, sense circuits and methods are disclosed herein. An example apparatus may include a bitline, a memory cell coupled to the bitline, and a selector device coupled to the memory cell. The example apparatus may further include a wordline coupled to a base of the bipolar selector device, and a wordline driver coupled to the wordline. The example apparatus may further include a model wordline circuit configured to model an impedance of the wordline and an impedance of the wordline driver, and a sense circuit coupled to the bitline and to the model wordline circuit. The sense circuit may be configured to sense a state of the memory cell based on a cell current, and to provide a sense signal indicating a state of the memory cell. The sense circuit may be further configured to adjust a bitline voltage responsive to an increase in wordline voltage as modeled by the model wordline circuit.
An example sense circuit may include an amplifier configured to provide a first signal and a second signal. The first signal and the second signal may be based on a bitline voltage and a sense reference voltage adjusted based on an impedance of at least a portion of a wordline. The bitline voltage may be received at a first input and the sense reference voltage may be adjusted based on an impedance of at least a portion of a wordline is received at a second input. The first signal may be fed back to the second input. The example sense circuit may further include a comparator configured to provide an output signal indicating a state of a memory cell based on a voltage of the second signal and the bitline voltage.

An example method may include precharging a bitline of the memory device to a precharge voltage. The precharge voltage may be based on a sense reference voltage adjusted based on an increase in a wordline voltage. The example method may further include enabling a selector device coupled to the bitline. Enabling of the bipolar device may cause a cell current to flow through the bitline. The example method may further include determining a state of a memory cell coupled to the bitline based on a bitline voltage resulting from the cell current.

Another example method may include receiving a sense reference voltage at a model wordline circuit. The impedance of the model wordline circuit may be approximately equal to an impedance of at least a portion of a wordline and wordline driver of a memory array. The another example method may further include providing a model cell current through the model wordline circuit, and adjusting the sense reference voltage based on the sense reference voltage plus a voltage based on the model cell current flowing through the model wordline circuit.

BRIEF DESCRIPTION OF THE DRAWINGS

Fig. 1 is a block diagram of a particular illustrative embodiment of an apparatus including a model wordline circuit and sense circuit;
FIG. 2 is a block diagram of a particular illustrative embodiment of an apparatus including a model wordline circuit and sense circuit.

FIG. 3 is a block diagram of a particular illustrative embodiment of a dual output amplifier circuit.

FIG. 4 is a block diagram of a particular illustrative embodiment of a model wordline driver; and

FIG. 5 is a block diagram of a memory including a model wordline circuit and sense circuit according to an embodiment of the disclosure.

DETAILED DESCRIPTION

Certain details are set forth below to provide a sufficient understanding of embodiments of the disclosure. However, it will be clear to one having skill in the art that embodiments of the disclosure may be practiced without these particular details. Moreover, the particular embodiments of the present disclosure described herein are provided by way of example and should not be used to limit the scope of the disclosure to these particular embodiments.

Referring to FIG. 1, a particular illustrative embodiment of an apparatus including a model wordline circuit and sense circuit is disclosed and generally designated 100. The apparatus may be an integrated circuit, a memory device, a memory system, an electronic device or system, a smart phone, a tablet, a computer, a server, etc. The apparatus 100 may compensate for a voltage increase on the wordline during a read operation due to current leakage through a selector device, such as a bipolar selector device. The apparatus 100 may include a plurality of bitlines 124(0-N). As illustrated in FIG. 1, each bitline 124(0-N) is coupled to a respective memory cell 130(0-N) that is coupled in series with a respective selector device 140(0-N). The selector devices 140(0-N) are illustrated in FIG. 1 as PNP bipolar junction transistors. Other types of circuits may be used for the selector devices 140(0-N) without departing from the scope of the present disclosure. Although
FIG. 1 illustrates one memory cell 130(0-N) for each bitline 124(0-N), a plurality of memory cells may be coupled to each bitline. Embodiments of the disclosure may be used with bitlines coupled to one or more memory cells. A base of each selector device 140(0-N) may be coupled to a wordline 160. The apparatus 100 may further include a plurality of sense circuits 120(0-N) that are each configured to sense a respective cell current ICELL(0-N) flowing through the respective bitline 124(0-N). The respective ICELL(0-N) current indicates a state of the corresponding memory cell 130(0-N). Each of the sense circuits 120(0-N) compares the respective ICELL<0-N current with current generated based on a reference voltage SVREF(0-N). The SVREF(0-N) voltage may be adjusted based on an impedance of a wordline and wordline driver. The SVREF(0-N) voltage may be adjusted by a model wordline circuit 110.

[0014] The model wordline circuit 110 may include a first model wordline driver 112 and a second model wordline driver 114, each coupled to a model wordline 118. The first model wordline driver 112 and the second model wordline driver 114 may each model at least one of a first wordline driver and a second wordline driver (e.g., wordline drivers 150 and 152) to drive a voltage on the model wordline 118. The model wordline 118 may be of a similar material and/or have similar electrical characteristics of the wordline 160. The model wordline resistance components 160(0-N) may model impedance along at least a portion of the wordline 160.

[0015] Each of the sense circuits 120(0-N) may be coupled to a respective bitline 124(0-N) and may be configured to may drive the respective ICELL(0-N) current along the respective bitline 124(0-N). Further, each of the sense circuits 120(0-N) may be coupled to the model wordline circuit 110 and may be configured to provide a respective model sense current ICELLM(0-N) to the model wordline 118. Each of the sense circuits 120(0-N) may also provide a respective sense output signal SENSE OUT(0-N) which may indicate the state of the respective memory cell 130(0-N).

[0016] Each of the memory cells 130(0-N) may be configured to store data. hi an embodiment, each of the memory cells 130(0-N) may include a phase change memory.
material. The phase change memory material may be in one of at least two states, for example, an unprogrammed state and a programmed state. The phase change memory material may have a distinct impedance for each state. In an embodiment, the phase change memory material may include a chalcogenide alloy, such as an alloy of germanium, antimony and tellurium (GeSbTe), called GST.

[0017] In operation, during a memory access operation, each of the sense circuit 120(0-N) may precharge each respective bitline 124(0-N) to the SVREF voltage prior to sensing. In addition, the first wordline driver 150 and the second wordline driver 152 drive an memory access voltage along the wordline 160 to enable each of the selector device 140(0-N). When a selector device 140(0-N) is enabled, the corresponding ICELL(0-N) current flows through the respective memory cell 130(0-N). The magnitude of the ICELL(0-N) current is based on the state (e.g., impedance) of the respective memory cell 130(0-N). Based on the respective ICELL(0-N) current, each of the sense circuits 120(0-N) may provide a respective SENSE OUT(0-N) signal. A magnitude of the SENSE OUT(0-N) signal indicates the state of the respective memory cell 130(0-N), and, accordingly, may indicate a data value stored by the respective memory cell 130(0-N).

[0018] The selector devices 140(0-N) may leak current through the bases to the wordline 160. For example, FIG. 1 depicts cell current ICELL, I(0-N) and cell current ICELL, R(0-N) leaking through the base of a selector device 140(0-N) to the wordline 160. The current leakage causes an increase in voltage of the wordline because the wordline 160, the first wordline driver 150, and the second wordline driver 152 have non-zero impedances. The wordline voltage increase may reduce base-emitter voltages VEB of the selector devices 140(0-N). As a consequence, the ICELL(0-N) current for each sense circuit 120(0-N) may be reduced. The magnitude of current leakage through the base of each selector device 140(0-N) may depend on a gain (11) of the selector device 140(0-N), an impedance of the wordline 160, m impedance of the first wordline driver 150 and the second wordline driver 152, and a state of the corresponding memory cell 130(0-N).
In some embodiments, compensation for increased wordline voltage resulting from the leakage current may be dynamically adjusted and may be based on several dependencies. For example, each of the sense circuits 120(0-N) may use the model wordline circuit 110 to compensate for the increased wordline voltage by modeling the increase in wordline voltage, and compensating (e.g., increasing) the SVREF voltage by an amount that is based on the voltage increase. Compensating the SVREF voltage may increase the ICELL currents, and, thus improve the voltage margin for sensing the ICELL currents.

To model the increase in wordline voltage, each of the sense circuits 120(0-N) drives a respective model cell current ICELL M(0-N) through the model wordline 118 and through at least one of the first wordline driver 112 and the second wordline driver 114, similar to the ICELL current of the wordline 160. For example, the ICELL M(0-N) current may be divided into two components, for example, model cell current ICELL ML(0-N) and model cell current ICELL MR(0-N). Responsive to the ICELL M(0-N) current drives through the model wordline 118 and through at least one of the first model wordline driver 112 and the second model wordline driver 114 by a corresponding sense circuit 120(0-N), the corresponding sense circuit 120(0-N) may use a voltage differential along the model wordline 118 (e.g., based on the model wordline resistance 116(0-N) and an impedance of the first model wordline driver 112 and the second model wordline driver 114) to adjust (e.g., increase) the corresponding SVREF(0-N) voltage. Responsive to adjustment of the corresponding SVREF(0-N) voltage by the corresponding sense circuit 120(0-N), the corresponding ICELL(0-N) current along the respective bitline 124(0-N) is adjusted (e.g., increased). Increasing, for example, the ICELL(0-N) current (responsive to the adjusted corresponding SVREF(0-N)) to compensate for the increased wordline voltage may increase the accuracy of the data sensed from a memory cell 130(0-N) during a read operation.

While FIG. 1 depicts the apparatus 100 with at least three bitlines 124(0-N), the apparatus 100 may include any number of bitlines. Similarly, although one wordline 160,
and associated wordline drivers 150, 152, and selector devices 140(0-N) are illustrated in Fig. 1, the apparatus may include any number of wordlines, and associated wordline drivers, and selector devices. Also, each of the model wordline resistance components I!6(0-N) may represent impedance of a portion of the model wordline 118.

Compensating for increased wordline voltage, which may cause a decrease in the sense signal, by using the model wordline circuit 110 may increase the voltage margin for sensing the ICELL currents, and improve sense accuracy of each of the sense circuits 120(0-N). The sense circuits, 120(0-N), in conjunction with the model wordline circuit 110, may provide a dynamic compensation solution by using a model of the respective ICELL(ON) current through the bitline to determine the increased current.

Referring to Fig. 2, a particular illustrative embodiment of an apparatus including a model wordline circuit and sense circuit is disclosed and generally designated 200. The apparatus 200 may represent a single sense circuit for a single bitline. The apparatus 200 may include a sense circuit 220 that uses a wordline model circuit 210 to provide an adjusted sense reference voltage signal SVREFM to compensate for increased wordline voltage which may be caused by current leakage along the wordline. The sense circuit 220 is coupled to a memory cell 230 though a bitline 226. An impedance of the bitline is represented by bitline load 280. A selector device 240, such as a bipolar selector device, is coupled to the memory cell 230 and is configured to select the memory cell 230 for memory access responsive to being activated by a wordline coupled to a base of the selector device 240. The wordline and associated wordline driver are represented by wordline and driver(s) 250 as impedances RWLDR and RWL. The wordline model circuit 210 includes a RWLDRM component and a RWLM resistive component to model the impedances RWLDR and RWL, respectively, of the wordline driver(s) and wordline 250. The RWLDRM component may model the RWLDR impedance and a gain (β) of the selector device 240. For example, an impedance of the RWLDRM component may be approximately equal to RWLDR/(β+1). The RWLM resistive component may model the RWL impedance and the 8 gain of the bipolar device 240. For example, an impedance of
the RWLM resistive component may be approximately equal to RWL/(β+i). The RWLDR impedance may represent a word line driver impedance, such as an impedance of at least one of the first wordline driver 150 and the second wordline driver 152 of FIG. 1. The RWL impedance may present at least a portion of impedance of a wordline, such as at least a portion of an impedance of the wordline 160 of FIG. 1.

[0024] The sense circuit 220 also provides an sense output signal SENSEOUT based on a comparison between a voltage of an amplifier output signal AMPOUT and a bitline voltage VBL. The sense circuit 220 may include an amplifier 222 to provide the AMPOUT signal and further include a comparator 228 to perform the comparison. The model wordline circuit 210 may include at least a portion of the model wordline circuit 110 of FIG. 1. The sense circuit 220 may include one of the sense circuits 120(Q-N) of FIG. 1. The memory cell 230 and the selector device 240 may include at least one of the memory cells 130(0 -N) and the selector devices 140(0-N), respectively, of FIG 1. The wordline and driver(s) 250 may include at least a portion of the first wordline driver 150, the second wordline driver 152 and the wordline 160 of FIG. 1.

[0025] The amplifier 222 may be a differential amplifier configured to receive the SVREFM voltage from the model wordline circuit 210 at a first input. The amplifier 222 may be further configured to receive a bitline voltage VBL at a second input. The amplifier 222 may produce the AMPOUT signal at a first output and an model amplifier output signal AMPOUTM at a second output, each based on the first input and the second input. The AMPOUTM signal may be fed back to the first input of the amplifier 222, in an embodiment, the AMPOUTM signal is approximately equal to the AMPOUT signal.

[0026] The comparator 228 may be configured to receive the AMPOUT signal at a first input and to receive the VBL voltage at a second input. The first input of the comparator 228 may be coupled to the second input of the comparator 228 via the hmitier circuit 224. The AMPOUT signal may be fed back to the bitline via the limiter circuit 224. In an embodiment, the limiter circuit 224 may include a diode pair coupled in parallel, with the diode D0 having a forward direction from the first input to the second input and a diode D1
having a forward direction from the second input to the first input. In an alternative embodiment, the Hinder circuit 224 may include a resistive component. The limiter circuit 224 may limit a voltage differential between the first input and the second input.

[0027] In operation, a reference current IREF is provided to the bitline 226. The IREF current is a constant current provided to the bitline during a read operation. Based on the reference current, the bitline 226 is precharged to approximately the SVREF voltage (e.g., the VBL voltage is approximately equal to the SVREF voltage) via the AMPOUT signal of the amplifier 222 provided to the bitline 226 through the DO diode of the limiter circuit 224. The SVREF voltage may be approximately equal to the SVREFM voltage. When the selector device 240 is enabled, an ICELL current, which may depend on the state of the memory cell and the IREF current, begins to flow through the bitline 226. As the ICELL current flows, current may leak through the base of the selector device 240 through the wordline and drivers) 250. The current leakage may cause an increase in wordline voltage (e.g., near the base of the selector device 240), and consequently, may result in a reduction in read margin. The increase in wordline voltage may be equivalent to a voltage SVA across a word line driver impedance RWLDR, plus a voltage SVB across a word line impedance RWL.

[0028] The amplifier 222 provides an AMPOUTM signal responsive to the increase in wordline voltage that causes a model cell current iCELLM to flow through the wordline model circuit 210. The ICELLM current flowing through the wordline model circuit 210 may cause a voltage of the SVREFM signal to change by the sum voltage of SVAM and SVBM. The change in the SVREFM signal models the increase in wordline voltage due to the current leakage through the base of the selector device 240 (e.g., SVA*SVB). The amplifier 222 responds by providing an AMPOUT signal that adjusts the VBL voltage (through the iirrSiier circuit 224) to compensate for the increased wordline voltage (e.g., VBL = SVREF + SVA + SVB). The comparator 228 may compare the voltage of the AMPOUT signal to the VBL voltage responsive to selection by the selector device 240 and
provide the SENSEOUT signal. The SENSE OUT signal may represent a state (e.g., impedance) of the memory cell 230.

[0029] In an embodiment, the first input of the amplifier 222 is a non-inverting input. Thus, feeding back the AMPOUTM signal to the first input of the amplifier 222 forms a positive feedback system. To prevent instability (e.g., oscillation) in the positive feedback system, the RWLDRM impedance and/or the RWLM impedance may be adjusted to result in a feedback gain of the positive feedback system of less than one. An example of adjusting the model wordline driver impedance is discussed further with reference to FIG. 4.

[0030] The sense circuit 220 could be replicated for a plurality of bitlines in an array, such as the apparatus of claim 1. Also as would be obvious to one of ordinary skill in the art, the RWL impedance and the RWLDR impedance may vary for each bitline based on a location along the wordline and variances in characteristics of each individual bipolar device 240.

[0031] Referring to FIG. 3, a particular illustrative embodiment of a dual output amplifier circuit is disclosed and generally designated 300. The dual output amplifier circuit 300 may include an amplifier 322. The amplifier 322 may be configured to receive an adjusted sense reference voltage signal SVREFM from a model wordline circuit 310 at a first input and a bitline voltage VBL at a second input. The amplifier 322 may also be configured to provide an amplifier output signal AMPOUT from a first output and an model amplifier output signal AMPOUTM from a second output. The model wordline circuit 310 may include at least a portion of the model wordline circuit 110 of FIG. 1, and/or the model wordline circuit 219 of FIG. 2. The amplifier 322 may include the amplifier 222 of FIG. 2, and may be included in the sense circuit 120 of FIG. 1 and/or the sense circuit 220 of FIG. 2.

[0032] The amplifier 322 may be a differential amplifier configured to receive the SVREFM voltage from the model wordline circuit 310 at a gate of a second transistor 352.
and a bitline voltage VBL at a gate of a fourth transistor 362 and a gate of a sixth transistor 372. The amplifier 322 may be provide the AMPOUT signal at a first output node between a third transistor 360 and the fourth transistor 362 and the AMPOUT signal at a second output node between a fifth transistor 370 and the sixth transistor 372. The AMPOUT and the AMPOUTM signals may each be based on the first input and the second input. The AMPOUTM signal may be fed back to the gate of the second transistor 352. In an embodiment, the AMPOUTM signal is approximately equal to the AMPOUT signal.

The second transistor 352 and a first transistor 3.50 may form a first current mirror circuit with the fourth transistor 362 and the third transistor 360. For example, the first transistor 350 coupled in series with the second transistor 352. A source of the first transistor 350 is configured to receive a first power source (e.g., a VCC power source) and a source of the second transistor 352 is configured to receive a second power source (e.g., a ground power source). A gate of the first transistor 350 is coupled to the drain of the second transistor 352. A gate of the second transistor 352 is configured to receive the SVREFM voltage that is adjusted by the model wordline circuit 310. A source of the third transistor 360 is configured to receive the first power source and a source of the fourth transistor 362 is configured to receive the second power source. A gate of the third transistor 360 is coupled to the gate of the first transistor 350 and a gate of the fourth transistor 362 is configured to receive the VBL voltage. The AMPOUTM signal may be provided at a node between the third transistor 360 and the fourth transistor 362. The AMPOUT signal is fed back to the gate of the second transistor 352.

Addition-ally, the second transistor 352 and a first transistor 350 may form a second current mirror circuit with the sixth transistor 372 and the fifth transistor 370. For example, the fifth transistor 370 is coupled in series with the sixth transistor 372. A source of the fifth transistor 370 is configured to receive the first power source and a source of the sixth transistor 372 is configured to receive the second power source. A gate of the fifth transistor 370 is coupled to the gate of the first transistor 350 and a gate of the sixth
transistor 372 configured to receive the VBL voltage. The AMPOUT signal is provided at a node between the fifth transistor 370 and the sixth transistor 372. In an embodiment, the first current mirror circuit is nearly identical to the second current mirror circuit.

(0035) As would be obvious to one ordinarily skilled in the art, the amplifier 322 could be implemented using other amplifier architectures, such as an amplifier using bipolar junction transistors. The amplifier 322 may provide the AMPOUT signal and the AMPOUTM signal having characteristics that attempt to equalize the VBL voltage received at the gate of the sixth transistor 372 and/or the fourth transistor 362 with the SVREFM voltage received at the gate of the second transistor 352.

(0036) Referring to FIG. 4, a particular illustrative embodiment of the model wordline driver is disclosed and generally designated model wordline driver 400. The model wordline driver 400 may be configured to model a wordline driver impedance. The model wordline driver 400 may be configured to receive a sense reference voltage signal SVREP and provide an output voltage VOUT. The model wordline driver 400 may include the first model wordline driver 112 and/or the second model wordline driver 114 of FIG. 1. The model wordline driver 400 may be included in the RWLDRM component of the model wordline circuit 210 of FIG. 2, and/or the model wordline circuit 310 of FIG. 3.

(0037) The model wordline driver 400 may be a follower circuit that includes a first transistor 430 and a second transistor 432 coupled in series, and further includes and a third transistor 440 and a fourth transistor 442 coupled in series. A drain of the first transistor 430 is coupled to a first power source (e.g., a VCC power sources) via a first current regulator 420 and a drain of the second transistor 432 is coupled to a second power source (e.g., a ground power source) via a second current regulator 422. A gate of the first transistor 430 may be coupled to the drain of the first transistor 430. A gate of the second transistor 432 may be coupled to the drain of the second transistor 432.

(0038) A drain of the third transistor 440 is coupled to the first power source and a drain of the fourth transistor 442 is coupled to the second power source. A gate of the third
transistor 440 may be coupled to the gate of the first transistor 430. A gate of the fourth transistor 442 may be coupled to the gate of the second transistor 432. An output resistance ROUT 450 may be coupled to a node between the third transistor 440 and the fourth transistor 442, and the VOUT voltage may be provided via the ROUT 450. The ROOT 450 may be configured to model an impedance at an output of a wordline driver, such as the wordline drivers 150 and 152 of FIG. 1.

[0039] In operation, the SVREF voltage is received at a node between the first transistor 430 and the second transistor 432. A current I1 along a path through the first transistor 430 and the second transistor 432 is controlled by a first current regulator 420 and a second current regulator 422. A current I2 flows along a path through the third transistor 440. A model cell current iCELLM flows through the ROUT resistance 450 and into a node between the third transistor 440 and the fourth transistor 442. Thus, a current including the current I2 plus the iCELLM current flows through the fourth transistor 442. The current I1 is adjusted to control the current flowing through the fourth transistor 442. A voltage differential between the SVREF voltage and the VOUT voltage may be indicative of an apparent resistance through the fourth transistor 442 that models a impedance associated with a word line driver.

[0040] The second current regulator 422 may be implemented using other voltage control circuits or adjustable resistance circuits to model the resistance of the word line driver.

[0041] FIG. 5 illustrates a memory 500 according to an embodiment of the present invention. The memory 500 includes a memory array 530 with a plurality of memory cells. The memory cells may be non-volatile memory cells, such as NAND flash cells, phase change memory cells, or may generally be any type of memory cells.

[0042] Command signals, address signals and write data signals may be provided to the memory 500 as sets of sequential input/output ("I/O") signals transmitted through an I/O bus 528. Similarly, read data signals may be provided from the memory 500 through the I/O bus 528. The I/O bus 528 is connected to an I/O control unit 520 that routes the
signals between the I/O bus 528 and an internal data bus 522, an internal address bus 524, and an internal command bus 526. The memory 500 also includes a control logic unit 510 that receives a number of control signals either externally or through the command bus 526 to control the operation of the memory 500.

The address bus 524 applies block-row address signals to a row decoder 540 and column address signals to a column decoder 550. The row decoder 540 and column decoder 550 may be used to select blocks of memory or memory cells for memory operations, for example, read, program, and erase operations. The column decoder 550 may enable write data signals to be applied to columns of memory corresponding to the column address signals and allow read data signals to be coupled from columns corresponding to the column address signals.

In response to the memory commands decoded by the control logic unit 510, the memory cells in the array 530 are read, programmed, or erased. Read, program, and erase circuits 568 coupled to the memory array 530 receive control signals from the control logic unit 510 and include current generators for generating various reference currents for read, program and erase operations. The read, program and erase circuits 568 may be coupled to a model wordline circuit 525. The model wordline circuit 525 may include the model wordline circuit 110 of FIG. 1, the model wordline circuit 210 of FIG. 2, the model wordline circuit 310 of FIG. 3, the model wordline driver 400 of FIG. 4 and/or any combination thereof. For example, the model wordline circuit 525 may be configured to compensate for current leakage along a wordline by modeling corresponding impedance of a wordline and a wordline driver to increase a corresponding cell current flowing through a memory cell used a read operation. The read, program and erase circuits 568 may include the sense circuit 120(0-N) of FIG. 1, the sense circuit 220 of FIG. 2, the amplifier 322 of FIG. 3, and/or any combination thereof. In addition to the signal line drivers in the row decoder 540 and/or column decoder 550, one or more of the voltage generators or other read, program, and erase circuits 568 may also include signal line drivers.
After the row address signals have been applied to the address bus 524, the I/O control unit 520 routes write data signals to a cache register 570. The write data signals are stored in the cache register 570 in successive sets each having a size corresponding to the width of the I/O bus 528. The cache register 570 sequentially stores the sets of write data signals for an entire row or page of memory cells in the array 530. All of the stored write data signals are then used to program a row or page of memory cells in the array 530 selected by the block-row address coupled through the address bus 524. In a similar manner, during a read operation, data signals from a row or block of memory cells selected by the block-row address coupled through the address bus 524 are stored in a data register 580. Sets of data signals corresponding in size to the width of the I/O bus 528 are then sequentially transferred through the I/O control unit 520 from the data register 580 to the I/O bus 528.

Those of ordinary skill would further appreciate that the various illustrative logical blocks, configurations, modules, circuits, and algorithm steps described in connection with the embodiments disclosed herein may be implemented as electronic hardware, computer software executed by a processor, or combinations of both. Various illustrative components, blocks, configurations, modules, circuits, and steps have been described above generally in terms of their functionality. Whether such functionality is implemented as hardware or processor executable instructions depends on the particular application and design constraints imposed on the overall system. Skilled artisans may implement the described functionality in varying ways for each particular application, but such implementation decisions should not be interpreted as causing a departure from the scope of the present disclosure.

The previous description of the disclosed embodiments is provided to enable a person skilled in the art to make or use the disclosed embodiments. Various modifications to these embodiments will be readily apparent to those skilled in the art, and the principles defined herein may be applied to other embodiments without departing from the scope of the disclosure. Thus, the present disclosure is not intended to be limited to the
embodiments shown herein but is to be accorded the widest scope possible consistent with the principles and novel features as defined by the following claims.
WHAT IS CLAIMED IS:

1. An apparatus comprising:
   a bMine;
   a memory cell coupled to the bklb e;
   a selector device coupled to the memory cell;
   a wordline coupled to a base of the selector device;
   a wordline driver coupled to the wordline;
   a model wordline circuit configured to model an impedance of the wordhne and an 
   impedance of the wordline driver; and
   a sense circuit coupled to the bitline and to the model wordhne circuit, the sense 
   circuit configured to sense a state of the memory cell based on a cell current 
   and provide a sense signal indicating a state of the memory cell, the sense 
   circuit farther configured to adjust a bitline voltage responsive to an 
   increase in wordline voltage as modeled by the model wordline circuit.

2. The apparatus of claim 1, wherein the sense circuit comprises a comparator 
   configured to compare the bitline voltage with a voltage of an amplifier output signal, 
   wherein the amplifier output signal is based on the adjusted bitline voltage.

3. The apparatus of claim 2, wherein the comparator receives the amplifier output 
   signal at a first input and receives the bithne voltage at a second input, wherein the first 
   input is coupled to the second input by a limiter circuit.

4. The apparatus of claim 3, wherein the limiter circuit comprises a diode pair.

5. The apparatus of claim 2, wherein the sense circuit further comprises an 
   amplifier configured to provide the amplifier output signal based on the bitline voitage and 
   the wordhne voltage as modeled by the model wordhne circuit, wherein the bitline voltage
is received at a first input of the amplifier and the wordline voltage as modeled by the model wordline circuit is received at a second input of the amplifier.

6. The apparatus of claim 5, wherein the amplifier is further configured to provide a model amplifier output signal based on the bitline voltage and the wordline voltage as modeled by the model wordline circuit, wherein the model amplifier output signal is fed back to the first input of the amplifier.

7. The apparatus of claim 6, wherein the amplifier is a differential amplifier.

8. The apparatus of claim 1, wherein the memory cell comprises a phase change memory cell.

9. The apparatus of claim 1, wherein the selector device comprises a bipolar junction transistor.

10. The apparatus of claim 1, wherein the model wordline circuit comprises;
    a resistive component configured to model the impedance of at least a portion of the wordline, the resistive component coupled to the sense circuit to provide an output voltage; and
    a follower circuit coupled in series with the resistive component, the follower circuit configured to receive a sense reference voltage, the follower circuit configured to model the impedance of the wordline driver, wherein a voltage differential between the sense reference voltage and an output voltage caused by a model memory cell current through the resistive component and the follower circuit represents a voltage drop across the at least a portion of the wordline and the wordline driver.
11. The apparatus of claim 1, wherein the selector device comprises a bipolar selector device, wherein an impedance of the resistive component and an impedance of the follower circuit are each further based on a gain of the bipolar selector device.

12. The apparatus of claim 11, wherein the impedance of the follower circuit is adjustable.

13. The apparatus of claim 11, wherein the follower circuit comprises:
a first transistor coupled in series with a second transistor, wherein a drain of the first transistor is coupled to a first power source via a first current regulator and a drain of the second transistor is coupled to a second power source via a second current regulator, wherein a gate of the first transistor is coupled to the drain of the first transistor and wherein a gate of the second transistor is coupled to the drain of the second transistor, wherein the sense reference voltage is received at a node between the first transistor and the second transistor; and

a third transistor coupled in series with a fourth transistor, wherein a drain of the third transistor is coupled to the first power source and a drain of the fourth transistor is coupled to the second power source, wherein a gate of the third transistor is coupled to the gate of the first transistor and a gate of the fourth transistor is coupled to the gate of the second transistor, wherein the follower circuit is configured to provide a follower circuit output to the resistive component at a node between the third transistor and the fourth transistor; wherein the output is controlled by at least one of the first current regulator and the second current regulator.

14. A sense circuit comprising:
an amplifier configured to provide a first signal and a second signal, wherein the first signal and the second signal are based on a binary voltage and a sense reference voltage adjusted based on an impedance of at least a portion of a
wordline, wherein the bitline voltage is received at a first input and the sense reference voltage adjusted based on an impedance of at least a portion of a wordline is received at a second input, wherein the first signal is fed back to the second input; and a comparator configured to provide an output signal indicating a state of a memory cell based on a voltage of the second signal and the bitline voltage.

15. The sense circuit of claim 14, wherein the amplifier comprises:

a first transistor coupled in series with a second transistor, wherein a source of the first transistor is configured to receive a first power source and a drain of the second transistor is configured to receive a second power source, wherein a gate of the first transistor is coupled to a drain of the first transistor and wherein a gate of the second transistor is configured to receive the sense reference voltage that is adjusted by the word line model circuit;

a third transistor coupled in series with a fourth transistor, wherein a source of the third transistor is configured to receive the first power source and a source of the fourth transistor is configured to receive the second power source, wherein a gate of the third transistor is coupled to the gate of the first transistor and a gate of the fourth transistor is configured to receive the bthrae voltage, wherein the first signal is provided at a node between the third transistor and the icatrth transistor, wherein the first signal is fed back to the gate of the second transistor; and

a fifth transistor coupled in series with a sixth transistor, wherein a source of the fifth transistor is configured to receive the first power source and a source of the sixth transistor is configured to receive the second power source, wherein a gate of the fifth transistor is coupled to the gate of the first transistor and a gate of the sixth transistor is configured to receive the bitline voltage, wherein the second signal is provided at a node between the fifth transistor and the sixth transistor.
16. The sense circuit of claim 15, further comprising a limiter circuit coupled to the first and second inputs of the comparator.

17. The sense circuit of claim 16, wherein the limiter circuit comprises a first diode coupled in parallel with a second diode between the first input and the second input, wherein the first diode includes a forward direction from the first input to the second input and the second diode includes a forward direction from the second input to the first input.

18. The sense circuit of claim 16, wherein the limiter circuit further comprises a resistive component.

19. A method, comprising:
   precharging a bitline of the memory device to a precharge voltage, wherein the precharge voltage is based on a sense reference voltage adjusted based on an increase in a wordline voltage;
   enabling a selector device coupled to the bitline, wherein enabling the device causes a cell current to flow through the bitline; and
   determining a state of a memory cell coupled to the bitline based on a bitline voltage resulting from the cell current.

20. The method of claim 19, wherein determining the state of the memory cell coupled to the bitline based on the cell current comprises:
   providing an amplifier output signal based on the adjusted sense reference voltage and a voltage of the bitline; and
   comparing the amplifier signal to the bitline voltage.

21. The method of claim 20, further comprising:
   providing a second amplifier output signal based on the adjusted sense reference voltage and the bitline voltage; and
   adjusting the adjusted sense-reference voltage based on the second amplifier signal.
23. The method of claim 19, wherein adjusting the sense reference voltage based on the increase in the wordline voltage comprises:

- providing a sense reference voltage at first node of a model wordline circuit; wherein the model wordline circuit is approximately equal to the impedance associated with the wordline and one or more wordline drivers;
- providing a model current from a second node through the model wordline circuit to an approximate electrical equivalent of the first node of the model wordline circuit, wherein the model current is approximately equal to a current flowing through the memory cell; and
- providing a voltage at the second node of the model wordline circuit as the adjusted sense reference voltage.

23. The method of claim 19, wherein the memory cell is a phase change memory cell.

24. A method, comprising:

- receiving a sense reference voltage at a model wordline circuit, wherein an impedance of the model wordline circuit is approximately equal to an impedance of at least a portion of a wordline and wordline driver of a memory array;
- providing a model cell current through the model wordline circuit;
- adjusting the sense reference voltage based on the sense reference voltage plus a voltage based on the model cell current flowing through the model wordline circuit.

25. The method of claim 24, further comprising adjusting an impedance of the model wordline circuit based on a gain of an amplifier of the sense circuit.

26. The method of claim 25, wherein adjusting the impedance of the model wordline circuit comprises controlling a current regulator of a follower circuit.
A. CLASSIFICATION OF SUBJECT MATTER

G11C 7/06(2006.01)i, G11C 5/14(2006.01)i

According to International Patent Classification (IPC) or to both national classification and IPC

B. FIELDS SEARCHED

Minimum documentation searched (classification system followed by classification symbols)

G11C 7/06; G11C 7/10; G11C 7/00; G11C 5/14; G11C 7/02; G11C 11/00; G11C 16/06

Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched

Korean utility models and applications for utility models

Japanese utility models and applications for utility models

Electronic database consulted during the international search (name of database and, where practicable, search terms used)

eKOMPASS(KIPO internal) & Keywords: memory, bitline, wordline, sense, circuit, leakage, current

C. DOCUMENTS CONSIDERED TO BE RELEVANT

<table>
<thead>
<tr>
<th>Category</th>
<th>Citation of document, with indication, where appropriate, of the relevant passages</th>
<th>Relevant to claim No.</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>See paragraphs [0021H0022], [0024], [0026], [0030]; and figures 1, 3.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>See paragraphs [0022]-[0028]; and figure 3.</td>
<td></td>
</tr>
<tr>
<td>A</td>
<td>US 2010-0054064 A1 (TADASHI MIYAKAMA et al.) 04 March 2010</td>
<td>1-26</td>
</tr>
<tr>
<td></td>
<td>See paragraphs [0028]-[0037]; and figure 1.</td>
<td></td>
</tr>
<tr>
<td>A</td>
<td>US 2009-0080275 A1 (CHINH VO et al.) 26 March 2009</td>
<td>1-26</td>
</tr>
<tr>
<td></td>
<td>See paragraphs [0023]-[0024]; and figure 4.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>See paragraphs [0037]-[0044]; and figure 5.</td>
<td></td>
</tr>
</tbody>
</table>

Further documents are listed in the continuation of Box C.

See patent family annex.

* Special categories of cited documents:
  "A" document defining the general state of the art which is not considered to be of particular relevance
  "E" earlier application or patent but published on or after the international filing date
  "L" document which may throw doubts on priority claim(s) or which is cited to establish the publication date of another citation or other special reason (as specified)
  "O" document referring to an oral disclosure, use, exhibition or other means
  "P" document published prior to the international filing date but later than the priority date claimed
  "T" later document published after the international filing date or priority date and not in conflict with the application but cited to understand the principle or theory underlying the invention
  "X" document of particular relevance; the claimed invention cannot be considered novel or cannot be considered to involve an inventive step when the document is taken alone
  "Y" document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document is combined with one or more other such documents, such combination being obvious to a person skilled in the art
  "&" document member of the same patent family

Date of the actual completion of the international search: 21 May 2014 (21.05.2014)

Date of mailing of the international search report: 22 May 2014 (22.05.2014)

Name and mailing address of the ISA/KR

International Application Division
Korean Intellectual Property Office
189 Cheongna-ro, Seo-gu, Daejeon Metropolitan City, 302-701, Republic of Korea
Facsimile No. +82-42-472-7140

Authorized officer

AHN, Jeong Hwan
Telephone No. +82-42-481-8440

Form PCT/ISA/210 (second sheet) (July 2009)
<table>
<thead>
<tr>
<th>Patent document cited in search report</th>
<th>Publication date</th>
<th>Patent family member(s)</th>
<th>Publication date</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>us 08000130 B2</td>
<td>16/08/2011</td>
</tr>
<tr>
<td>us 2011-0063920 Al</td>
<td>17/03/2011</td>
<td>us 08169830 B2</td>
<td>01/05/2012</td>
</tr>
<tr>
<td></td>
<td></td>
<td>us 2012-206974 Al</td>
<td>16/08/2012</td>
</tr>
<tr>
<td>us 2010-0054064 Al</td>
<td>04/03/2010</td>
<td>JP 2010-061734 A</td>
<td>18/03/2010</td>
</tr>
<tr>
<td></td>
<td></td>
<td>us 08116112 B2</td>
<td>14/02/2012</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Kr 10-0587694 Bl</td>
<td>08/06/2006</td>
</tr>
<tr>
<td></td>
<td></td>
<td>us 07245526 B2</td>
<td>17/07/2007</td>
</tr>
</tbody>
</table>