# (12) (19) (CA) Brevet-Patent



(11)(21)(C) **2,195,836** 

(22) 1997/01/23

(43) 1997/07/26

(45) 2001/03/20

(72) Nagata, Kyoichi, JP

(72) Nakaoka, Yuji, JP

(73) NEC CORPORATION, JP

(51) Int.Cl. 6 G11C 8/00

(30) 1996/01/25 (10527/96) JP

- (54) MEMOIRE A SEMICONDUCTEURS AYANT UNE LIGNE DE MOTS PRINCIPAUX ET DES LIGNES DE SOUS-MOTS EN FONCTION DE LA LIGNE DE MOTS PRINCIPAUX
- (54) SEMICONDUCTOR MEMORY HAVING MAIN WORD LINE AND SUBWORD LINES PROVIDED CORRESPONDINGLY TO THE MAIN WORD LINE



(57) In a memory in which a memory cell array 200 and a subword drive circuit SWD are alternately arranged in a row direction in addition to an SA array 170 and a cross portion (SWC) alternately arranged, there are arranged an interface circuit 100 between a global I/0 line GIOT/B and a local I/O line LIOT/B in a first cross portion SWD1, nMOSs Q2, Q4, and Q5 of an SA control circuit in a second cross portion SWC2, and pMOSs Q1 and Q3 of the SA control circuit in a third cross portion SWC3.

# ABSTRACT OF THE DISCLOSURE

In a memory in which a memory cell array 200 and a subword drive circuit SWD are alternately arranged in a row direction in addition to an SA array 170 and a cross

5 portion (SWC) alternately arranged, there are arranged an interface circuit 100 between a global I/O line GIOT/B and a local I/O line LIOT/B in a first cross portion SWD1, nMOSs Q2, Q4, and Q5 of an SA control circuit in a second cross portion SWC2, and pMOSs Q1 and Q3 of the SA control circuit in a third cross portion SWC3.

San ataun magan kangan ti 🏕 di ka

Semiconductor Memory Having Main Word Line And Subword Lines Provided Correspondingly to the Main Word Line

### BACKGROUND OF THE INVENTION

# 5 Field of the Invention

The present invention relates to a semiconductor memory device, and more particularly, to an improvement in layout of a dynamic random access memory device (DRAM).

# Related Background Art

- In a DRAM having a very large memory capacity, it is necessary to employ a partitioned decoding system for selecting one or more memory cells designated by address information. In this case, a memory cell array is also required to be divided into a plurality of blocks.
- Further, two word lines system having main-word lines and sub-word lines is employed. Such a DRAM is described in ISSCC95, A 29ns 64 Mb DRAM with Hierarchical Array Architecture (p. 246).

Referring to Fig. 9, there is shown a part of such a

20 DRAM having the partitioned decoding system. Vote that

Fig.9 shows a circuit only of a single row of memory cell

arrays in order to simplify the explanation thereof, in

which three memory cell array blocks 200 arranged in one
row are illustrated. Between the memory cell array blocks

200, there are arranged subword driver circuits SWD in a row direction. Sense amplifier arrays 170 including 128 sense amplifiers (SA) are provided in a column direction. Each of the sense amplifiers is of a fip-flop type as well known in the art. Each sense amplifier array 170 is connected to a corresponding memory cell array 250 which exists in an upper part of this diagram having the same configuration as for the memory cell array 200 in the lower part of the diagram. Additionally, in the cross-over portion of the sense amplifier array row and the subword driver circuit column, an SA array row/SWD column cross portion SWC is arranged.

10

15

In this cross portion SWC, there are provided a local/global interface circuit 100 for controlling a connection or a disconnection between a global I/O line GIOT/B and a local I/O line LIOT/B and so-called a sense amplifier control circuit including p-channel MOS transistors (hereinafter, pMOSs) Q1 and Q3 and n-channel MOS transistors (hereinafter, nMOSs) Q2, Q4, and Q5.

The pMOSs are used to enable the sense amplifiers 170 and are thus controlled by a first sense-enable signal SEB to drive a first power line SAP to a VCC level (hereinafter, the high level) when the SEB shifts to a GND level (hereinafter, the low level). The power line SAP is

connected in common to the sense amplifiers SA. The nMOSs Q2 are also used to enable the SAs and are thus a second sense-enable signal SE to drive a second power line SANB to the low level when the SE shifts to the high level. The power line SANB is also connected in common to the SAs 170.

The pMOS Q3 and the nMOS Q4 are controlled by a global precharge signal GPDL to supply a local precharge signal LPDL. In other words, when the GPDL is at the low level, the pMOSs Q3 are turned on to raise the LPDL to the high level. When the GPDL is at the high level, the nMOSs Q4 are turned on to drop the LPDL to the low level. The nMOSs Q5 are controlled by a global transfer gate signal GTG, so that they are turned on when the GTG is at the high level so as to drop a local transfer gate signal LTG to which a step-up potential is given by a step-up circuit 110 to the low level. The step-up circuit 110 is a circuit for outputting a step-up voltage of (VCC + nMOS threshold voltage  $V_{\text{TN}}$  +  $\alpha$ ) and the low level signal by receiving the GTG for supplying low-level and high-level potentials and then inverting them. Each of the step-up circuit 110, an interface circuit 100, and a sense amplifier is composed of a CMOS circuit.

10

15

20

Between the memory cell array 200 and the SA array 170, there are arranged a precharging circuit 180 for

precharging a bit line in an SA side and a bit line transfer gate 190 for controlling a connection and a disconnection between the bit line in the SA side and a bit line in a memory cell side. The precharging circui 180 is activated by the high level of the signal LPDL to precharge each of the bit lines to a half Vcc level(1/2 Vcc).

Fig. 10 shows a layout of wells for realizing a circuit in Fig. 9. In a cross portion SWC, an n-well region 120 is provided at two places for a layout of wiring in addition to a p-well region 130. In detail, in the cross portion SWC, there are two metal lines, one of which is used as a line passing through the cross portion SWC and the other of which is used as a voltage input line. Lines connected to the n-well region 120 with the P-well region 130 do not use the metal lines and use the same silicate lines as the bit lines. The resistance value of the silicate lines is larger than the metal line. The lines which the transistors Q1-Q5 use must be short as possible to prevent from the delay of the lines themselves.

10

15

Moreover, in the cross portion SWC, manu logic circuits such as inverter circuits and NAND circuits are formed (not shown). The logic circuits use the silicate lines to connected p-well 130 with the n-well region 120 in which the logic circuits are formed. The lines which the logic

circuits use certainly must be short as possible.

Therefore, the n-well region 120 is provided at two or more places. A pn-separation region 140 is arranged between these wells. the pn-separation region 140 is the region in which element, for, example, transistors can not produce. the pn-separation region 140 is produced by Locus method or trench method or reverse vias of the voltage. An n-well region 120 is provided in an SA region between SWCs in addition to a p-well region 130, with the n-well region formed so as to be connected to an n-well region 120 of an adjacent SWC.

In the cross portion SWC, a pMOS Q3 and a pMOS of the interface circuit 100 are formed in an upper n-well region 120 in the drawing and a pMOS Q1 is formed in a lower n-well region 120. In a p-well region in the SWC, an nMOS of the interface circuit 100 is formed in addition to nMOSs Q2, Q4, and Q5. A pMOS of the SA is formed in an n-well region 120 in the SA region, and an nMOS of the SA and an nMOS forming the bit line precharging circuit 180 and the bit line transfer gate 190 are formed in a p-well region 130 in the SA region.

In the above conventional system, since the pMOS and the nMOS are formed on all the SA array row/SWD column cross portions SWCs and it is required to divide the n-well

region into two sections for its formation, a large-sized pn-separation region is needed and therefore the pn-separation region has been a reason for expanding an area of the cross portion SWC. In addition, a length of the wire increases together with an expansion of the area and an amount of wiring between the pMOS and the nMOS is also increased, which leads to a delay of an access time. Furthermore, a skew problem (a time-lag problem) becomes serious due to the wiring delay.

Additionally in a conventional example, the step-up circuit 110 is placed at a single portion in the outside of the SWCs and therefore the wiring delay at a place far from the step-up circuit becomes serious, which also increases a time-lag due to a distance from the step-up circuit at this point.

## SUMMARY OF THE INVENTION

20

It is therefore an object of the present invention to provide a semiconductor memory having a decreased SWC area by limiting an pn-separation region on the SWC to the minimum.

It is another object of the present invention to provide a semiconductor memory in which wiring in an SWC is limited to the minimum so as to confine a delay of an access time to the minimum.

It is still another object of the present invention to provide a semiconductor memory in which step-up circuits for driving a bit line transfer gate are arranged separately so as to decrease a delay of a step-up signal.

5

10

15

20

A semiconductor memory device of the present invention comprises a semiconductor chip having first and second areas, the first area being including first, second, third and fourth portions which are arranged in a line in that order in a first direction, a plurality of memory cells formed in the second area, a first sense amplifier circuit formed in the first portion of the first area and provided for associated ones of the memory cells, a second sense amplifier circuit formed in the third portion of the first area and provided for associated ones of the memory cells, each of the first and second amplifier circuits having first and second power nodes, a first line extending over the first area in the first direction and connected in common to the first power node of each of the fist and second sense amplifier circuits, a second line extending over the first area and connected in common to the second power node of the first and second sense amplifier circuits, a first power source line extending over the first area in the first direction, a second power source line extending over the first area in the first direction,

at least one first transistor of a first channel type
formed in one of the second and fourth portions of the
frist area and connected between the first line and the
first power source line to form, when activated, a current
path therebetween, and at least one second transistor of a
second channel type formed in the other of the second and
fourth portions of the first area and connected between the
second line and the second power source line to form, when
activated, a current path therebetween, said one of the
second and fourth portions of the first area including no
such a transistor that is connected between the second line
and the second power source line and the other of the
second and fourth portions of the first area including no
such a transistor that is connected between the first line
and the first power source line.

As described above, in a semiconductor memory of the present invention, the pMOS for supplying a high potential to the sense amplifier, and the nMOS for supplying a low potential to the sense amplifier are arranged in cross portions SWCs different each other, and hence it is possible to form only a pMOS and only an nMOS in the SWC containing the pMOS for supplying a high potential to the sense amplifier and the SWC containing the n-channel transistor for supplying a low potential to the sense

# 2 1 9 5 8 3 6

amplifier, respectively and it does not need to provide a pn-separation region in each SWC, so that the entire area is decreased by the absence of pn-separation region.

Accordingly, a chip area can be reduced and wiring in each SWC be limited to the minimum, and therefore, it is possible to confine a delay of an access time to the minimum.

As a result, a skew problem caused by a wiring delay can be relieved.

In accordance with the present invention, there is 10 provided a semiconductor memory device comprising a semiconductor chip having first and second areas, said first area including first, second, third and fourth portions which are arranged in a line, respectively, in a first direction, a plurality of memory cells formed in said second area, first, 15 second, third and fourth sense amplifier circuits formed in said first, second, third and fourth portions, respectively, of said first area and provided for associated ones of said memory cells, each of said amplifier circuits having first and second power nodes, a first line extending over said first area in 20 said first direction and connected in common to said first power node of each of said sense amplifier circuits, a second line extending over said first area and connected in common to said second power node of said sense amplifier circuits, a first power source line extending over said first area in said 25 first direction, a second power source line extending over said first area in said first direction, at least one first transistor of a first channel type formed only in one of said second and fourth portions of said first area and connected between said first line and said first power source line to 30 form, when activated, a current path therebetween, and said other of said second and fourth portions of said first area including no such a transistor that is connected between said first line and said first power source line, and at least one

second transistor of a second channel type formed only in said third portion of said first area and connected between said second line and said second power source line to form, when activated, a current path therebetween, each of said second and fourth portions of said first area including no such a transistor that is connected between said second line and said second power source line.

#### BRIEF DESCRIPTION OF THE DRAWINGS

The above and other objects, advantages, and features
of the present invention will be more apparent from the
following description taken in conjunction with the
accompanying drawings, in which:

- Fig. 1 is a circuit configuration diagram of a first embodiment of the present invention;
- Fig. 2 is a well layout diagram of the first embodiment of the present invention;
  - Fig. 3 is another circuit configuration diagram of a first embodiment of the present invention;
- Fig. 4 is a circuit configuration of the circuit 110 20 shown in Fig. 1;
  - Fig. 5 is a well layout diagram of a second embodiment of the present invention;

Figs 6A and Fig 6B are a well layout of SWC2 and a circuit configuration diagram shown in Fig.5 respectively;

Fig. 7 is a circuit configuration diagram of a third embodiment of the present invention;

Fig. 8 is a well layout diagram of the third embodiment of the present invention;

Fig. 9 is a circuit configuration diagram of a conventional example; and

Fig. 10 is a well layout diagram of the conventional example.

### DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS

15

20

Fig. 1 is a circuit diagram illustrating a first embodiment of the present invention. Additionally, a layout of a well configuration in the first embodiment is shown in Fig. 2.

Configurations of an SA array 170, a subword driver circuit SWD, a bit line precharging circuit 180, a bit line transfer gate 190, and a memory cell array 200 are the same as for a conventional example. Three types of SA array row/SWD column cross portions SWC1, SWC2, and SWC3 having functions different each other are arranged in cross-over regions of an SA array row and an SWD column. A main word line MWL is connected to each SWD in row. In the SWD, selection information SI has been entered for selecting a

single subword line. An SWD connected to an active MWL activates a single SWL in response to an activated selection information SI.

In a cross portion SWC1, there are arranged

intensively local/global interface circuits 100 for

controlling connection or disconnection between a local I/O

line LIOT/B and a global I/O line GIOT/B. The interface

circuit 100 comprises a CMOS transfer gate shown in Fig. 3.

Therefore, as shown in Fig. 2, there are an n-well region

10 120, a p-well region 130, and a pn-separation region 140 in

the SWC1. In addition, a CMOS logic circuit is also

arranged in the SWC1, though it is not shown in this

drawing.

In a cross portion SWC2, there are arranged nMOSs such as an nMOS Q2 for dropping an SA drive signal SANB to the low level by being set on when an SA driver control signal SE shifts to the high level, an nMOS Q4 for dropping a local precharge signal LPDL to the low level by being set on when a global precharge signal GPDL shifts to the high level, and an nMOS Q5 for dropping a local transfer gate signal LTG to the low level by being set on when a global transfer gate signal GTG shifts to the high level. In this region, however, any pMOS is not arranged.

15

20

Therefore, in the SWC2 region, there is no n-well

region as shown in Fig. 2, though pn-separation regions 140 are protruding from n-well regions of sense amplifier portions.

In a cross portion SWC3, there are arranged a pMOSQ1 for raising an SA drive signal SAP to the high level by being set on when an SA driver control signal SEB shifts to the low level and a pMOS Q3 for raising a local precharge signal LPDL to the high level by being set on when the global precharge signal GPDL shifts to the low level. Any nMOS, however, is not arranged in this region.

Accordingly, in this SWC3 region, only an n-well region 120 and a pn-separation region 140 are formed without any p-well as shown in Fig. 2.

10

15

20

The size of the cross region SWC 1 is 40\*30um. The width of the pn-separation region 140 is 5-8um. The total width of the pn-separation region 140 is 10-16um. On the other hand, the cross region SWC of the conventional circuit has two n well regions. The total width of the pn-separation region 140 in the cross region wxc of the conventional circuit is 20-32 um. The cross region SWC of the conventional circuit is larger than that of the present invention.

The gate width of the pMOS 01.22 of the present invention is 35um, 108um respectively. The gate width of

the nMOS Q2, Q4, Q5 of the present invention is 150um, 72um, 72um respectively. The gate length of the MOS Q1-Q5 is o.5um respectively. The cross regions SWC of the present invention is provided the transistors fewer than that of the conventional circuit and has the pn separation 5 region which is smaller than that of the conventional circuit. The size of the transistors Q1-Q5 can be larger than that of the conventional circuit although the area size of the cross region SWC1-SWC3 is smaller than that of the conventional circuit. The gate width of the pMOS Q1,Q3 10 of the conventional circuit is 80um, 27um respectively. The gate width of the nMOS Q2,Q4,Q5 of the conventional circuit is 75um, 36um, 36um respectively. Total driving ability of the transistors Q1-Q5 respectively in Fig.1 is 15 as same as that of the transistors Q1s-Q5s respectively in Fig.9.

A precharge circuit 180 is provided in a upper p-well region 130 and a lower p-well region 130. Moreover, a transfer gate 190 is provided in lower side of the upper p-well region.

20

Next, an operation of this memory circuit will be described below. First, a readout operation is explained. Previous to the readout operation, a bit line pair in the SA side, for example, BLO'0, BLB'0 is precharged. At this

point, SA drive signals SAP and SANB have been also precharged by a precharging circuit PDL which is not shown, but formed in the SWC. The global transfer gate signal GTG is at the high level and therefore the LTG is at the low level and a transfer gate 190 is put in a off state.

If the SWD selects a single subword line SWL, stored data in a memory cell connected to the subword line is read out to bit line pairs in the memory cell side, for example, BLTO, and BLBO. The GTG drops to the low level, the stepup circuit 110 shown in Fig.4 generates a step-up voltage, and the nMOS Q5 is turned off. Therefore, the LTG is kept to a step-up potential and a bit line transfer gate 190 set it on. This makes the bit line data in the memory cell side to be read out to the side of the SA bit line. Next, the SA driver control signal SE shifts to the high level and the SA drive signal SANB drops from the 1/2 VCC to the low level. Subsequently, the SA driver control signal SEB shifts to the low level and the SA drive signal SAP goes up from the 1/2 VCC to the high level. As a result, the SA is activated so as to amplify the readout data.

10

15

20

The readout data is transmitted to the local I/O line LIOT/B, for example, LIOTO, LIOBO and then the interface circuit 100 is turned on, whereby it is transmitted to the global I/O line GIOT/B GIOO, GIOBO via the interface circuit

100 so as to be externally read out. Meanwhile, after the subword line SWL shifts to the low level, the GTG goes up to the high level, the step-up circuit 110 is turned off, the LTG shifts to the low level, and then the transfer gate 190 is set off. Afterward, the SEB shifts to the high level and the SE to the low level so as to deactivate the SA, and then the global precharge signal GPDL shifts to the low level. It raises the local precharge signal LPDL to the high level so as to turn on all the nMOSs of the precharging circuit 180. Accordingly, the SA bit line pair is precharged at the 1/2 VCC level to prepare for a subsequent readout operation.

10

15

20

For a write operation, data is transferred in an order reverse to the above order so as to be written into a memory cell. In other words, data on the GIOT/B is transmitted to the LIOT/B side via the interface circuit 100 and then amplified by the SA array 170. This amplified data is transmitted to a bit line in the memory cell side by turning on the bit line transfer gate 190 and then written into a memory cell selected by the subword driver array SWD.

In this embodiment, SWC1 to SWC3 are arranged repeatedly by the number of the divisions of memory cell arrays in an order of SWC1, SWC2, SWC3, SWC2, SWC1, and the

like, but this order need not always be used for the arrangement and a ratio of the SWC2 to the SWC3 need not always be 2 to 1.

The gate width of the pMOS Q1 is 350um and the gate width of the nMOS Q2 is 15um. That is why the drive ability of nMOS is twice or more larger than that of pMOS. The area provided nMOS Q2 is therefore smaller than the area provided pMOS Q1. The cross portion SWC2 has a unused space. The second embodiment of the present invention proposes how to use the unused space effectively.

10

15

20

Fig. 5 is a layout diagram of a well configuration in a second embodiment of the present invention. The circuit configuration of a portion shown in Fig. 1 is the same as for the second embodiment and therefore a circuit diagram of the second embodiment is omitted. The second embodiment differs from the first embodiment in that an n-well region 120 of a sense amplifier portion and a pn-separation region 140 are protruding straight into a cross portion SWC2 so as to pass through the region on its layout. That is, the n well region 120 and the pn separation region 140 is the unused space. As a result, an n-well region is formed in the SWC2 region, so that a pMOS can be placed.

Accordingly, a CMOS circuit can be formed in the SWC2 so as to make it possible to place a buffering inverter circuit

500 shown in Figs. 6A and 6B for driving a large-sized transistor such as a sense amplifier drive transistor. Moreover, in p well region 130 of the region SWC2, a precharging circuit PDL and a timing generator TG is arranged shown in Fig. 6A.

Fig. 7 is a circuit diagram illustrating a third embodiment of the present invention. In addition, a layout of a well configuration in the third embodiment is shown in Fig. 8.

In this embodiment, a cross portion SWC4 is added to cross portions SWC1, SWC2, and SWC3, and then a step-up circuit 110 is arranged in this region. As a result, the step-up circuit 110 can be placed, for example, by one for every four cross portions though only a single step-up circuit 110 is placed outside the memory cell array portion in the first and second embodiments, and therefore a difference of a transmission time caused by a difference between distances from the step-up circuit can be dissolved, which leads to a significant reduction of a rise time of a step-up voltage.

As shown in Fig. 8, in the SWC4, there are an n-well region 150 for a step-up circuit and a step-up circuit separation region 160 to which a higher substrate potential is given than those for a p-well region 130 and an n-well

region 120, which makes it possible to arrange a step-up circuit having a CMOS configuration.

In this embodiment, the SWC1 to the SWC4 are arranged repeatedly by the number of the divisions of the memory cell array in an order of SWC1, SWC2, SWC3, SWC4, SWC1, and the like, but they need not always be arranged in this order and it is not necessary to place the same number of the respective cross portions SWC1 to SWC4.

Furthermore, the number of nMOSs Q2, Q4, Q5 and pMOSs Q1, Q3 of the present invention is fewer than the number of them of the conventional circuit. However, each nMOSs and pMOSs of the present invention can make it larger than each of them of the conventional circuit. The sense amplifier control circuit of the present invention therefore has a high drive ability which is higher than that of the conventional circuit.

10

15

As described in the above, since the semiconductor memory of the present invention has the SA array row/SWD column cross portions each of which contains the

local/global interface circuit, the nMOS for driving the SA control circuit, or the pMOS for driving the SA control circuit separately, only a p-well can be arranged in the cross portion in which the nMOS is formed and only an n-well be arranged in the cross portion in which the pMOS is

formed and therefore any pn-separation region need not be provided in these cross portions. Accordingly, in these regions, their areas are reduced by the pn-separation region and hence higher-density integration is obtained. In addition, the subword driver circuit and the sense amplifier array can be laid out in the minimum size without being limited by block sizes of the cross portions.

Furthermore, according to the present invention, there is no wiring for a connection between the pMOS and the nMOS of the SA control circuit in the cross portion, so that a wiring delay can be confined to the minimum and therefore an access skew problem can be relieved.

10

15

20

Still further, according to an embodiment in which the n-well region and the pn-separation region are extended from the SA array portion to the cross portion in which the nMOS of the SA control circuit is formed so as to pass through the region, a CMOS circuit can be arranged in this cross portion and therefore a buffering function of an n-channel drive transistor is obtained so as to start a drive transistor at a high speed.

Then, according to the embodiment in which the step-up circuits are arranged in the cross portion, the step-up circuits can be dispersed and therefore a wiring delay of a step-up voltage is reduced so as to obtain a high-speed

access..

Although the preferred embodiments of the present invention have been described in detail, it should be understood that various changes, substitution, and alteration can be made therein without departing from the spirit and scope of the invention as defined by the appended claims.

#### CLAIMS:

A semiconductor memory device comprising a semiconductor chip having first and second areas, said first area including first, second, third and fourth portions which 5 are arranged in a line, respectively, in a first direction, a plurality of memory cells formed in said second area, first, second, third and fourth sense amplifier circuits formed in said first, second, third and fourth portions, respectively, of said first area and provided for associated ones of said memory 10 cells, each of said amplifier circuits having first and second power nodes, a first line extending over said first area in said first direction and connected in common to said first power node of each of said sense amplifier circuits, a second line extending over said first area and connected in common to 15 said second power node of said sense amplifier circuits, a first power source line extending over said first area in said first direction, a second power source line extending over said first area in said first direction, at least one first transistor of a first channel type formed only in one of said 20 second and fourth portions of said first area and connected between said first line and said first power source line to form, when activated, a current path therebetween, and said other of said second and fourth portions of said first area including no such a transistor that is connected between said 25 first line and said first power source line, and at least one second transistor of a second channel type formed only in said third portion of said first area and connected between said second line and said second power source line to form, when activated, a current path therebetween, each of said second and 30 fourth portions of said first area including no such a transistor that is connected between said second line and said second power source line.

- The device as claimed in claim 1, wherein each of said sense amplifier circuits further includes a plurality of bit lines coupled to said associated ones of said memory cells and a plurality of precharging transistors each formed in said 5 first, second, third and fourth portions of said first area and each connected between a precharge potential level line and an associated one of said bit lines, said device further comprising a third line extending over said first area in said first direction and connected in common to a gate of each of said precharging transistors, and a third power source line 10 extending over said first area in said first direction at least one third transistor of said first channel type formed only in one of said second and fourth portions of said first area and connected between said third power source line and said third 15 line, and at least one fourth transistor of said second channel type formed in said third portion of said first area and connected between said third power source line and said third line.
- 3. The device as claimed in claim 2, wherein each of
  20 said sense amplifier circuits further includes a plurality of
  transfer gate transistors each formed in associated ones of
  said first area to couple an associated one of said bit lines
  to an associated one of said memory cells, said device further
  comprising a fourth line extending over said first area in said
  25 first direction and connected in common to a gate of each of
  said transfer gate transistors, and a fourth power source line
  extending over said first area, in said first direction, and at
  least one fifth transistor of said first channel type formed
  only in one of said second and fourth portions of said first
  30 area and connected between said fourth power source line and
  said fourth line.
  - 4. The device as claimed in claim 1, wherein said semiconductor chip further has a third area which cooperates

with said second area to sandwich said first area therebetween, said first, second and third areas being arranged in a second direction perpendicular to said first direction, said device further comprising a plurality of first data lines extending over said third area in said first direction and connected to said sense amplifier circuits, and a plurality of second data lines extending outside said first, second, and third areas in said first direction, and a plurality of interface circuits each provided between one of said first data lines and an associated one of said second data lines.

SMART & BIGGAR

OTTAWA, CANADA

PATENT AGENTS



The state of the s

Potent Agents
Small & Bloggar



The Property of the second state of the second

Patent Agents
Smart & Biggar

the form of the control of the contr



Fig.3



Fig.4

the second of th

Patent Agents
Smart & Biggar



the first of the state of the s

Patent Agents
Smart & Biggar



- CONTROL OF THE CO

A CONTRACT OF THE PROPERTY OF

Patent Agents
Smart & Biggar



The state of the s

Patent Agents
Smart & Biggar

The substitution of the contraction of the contract



and the second s

- Program of the Company of Market Company of the Company of the

Patent Agents
Smart & Biggar

and the control of th

And the Control of th



The state of the property of t

A control of the cont

Patent Agents
Smart & Biggar



reacting being particles and the testing of their

the state of the s

Patent Agents
Smart & Biggar

the control of the co

