

(12) INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT)

(19) World Intellectual Property

Organization

International Bureau



(10) International Publication Number

WO 2018/125565 A1

(43) International Publication Date

05 July 2018 (05.07.2018)

(51) International Patent Classification:

C30B 29/06 (2006.01) C30B 33/08 (2006.01)  
C30B 33/00 (2006.01) H01L 21/00 (2006.01)  
C30B 33/02 (2006.01)

(72) Inventors: LEE, Young Jung; 501 Pearl Drive, St. Peters, Missouri 63376 (US). RYU, Jae-Woo; 501 Pearl Drive, St. Peters, Missouri 63376 (US). KIM, Byung Chun; 501 Pearl Drive, St. Peters, Missouri 63376 (US). FALSTER, Robert J.; 501 Pearl Drive, St. Peters, Missouri 63376 (US). PARK, Soon Sung; 501 Pearl Drive, St. Peters, Missouri 63376 (US). KIM, Tae Hoon; 501 Pearl Drive, St. Peters, Missouri 63376 (US). JI, Jun Hwan; 501 Pearl Drive, St. Peters, Missouri 63376 (US). HUDSON, Carissima Marie; 501 Pearl Drive, St. Peters, Missouri 63376 (US).

(21) International Application Number:

PCT/US2017/066063

(22) International Filing Date:

13 December 2017 (13.12.2017)

(25) Filing Language:

English

(26) Publication Language:

English

(30) Priority Data:

62/439,621 28 December 2016 (28.12.2016) US

(71) Applicant: SUNEDISON SEMICONDUCTOR LIMITED [SG/SG]; 9 Battery Road, #15-01, Straits Trading Building, Singapore 049910 (SG).

(74) Agent: SCHUTH, Richard A. et al.; ARMSTRONG TEASDALE LLP, 7700 Forsyth Blvd., Suite 1800, St. Louis, Missouri 63105 (US).

(81) Designated States (unless otherwise indicated, for every kind of national protection available): AE, AG, AL, AM, AO, AT, AU, AZ, BA, BB, BG, BH, BN, BR, BW, BY, BZ, CA, CH, CL, CN, CO, CR, CU, CZ, DE, DJ, DK, DM, DO, DZ, EC, EE, EG, ES, FI, GB, GD, GE, GH, GM, GT, HN, HR, HU, ID, IL, IN, IR, IS, JO, JP, KE, KG, KH, KN, KP,

(54) Title: METHOD OF TREATING SILICON WAFERS TO HAVE INTRINSIC GETTERING AND GATE OXIDE INTEGRITY YIELD



FIG. 8

(57) Abstract: The disclosure is directed to a method to recover the gate oxide integrity yield of a silicon wafer after rapid thermal anneal in an ambient atmosphere comprising a nitrogen containing gas, such as NH<sub>3</sub> or N<sub>2</sub>. Generally, rapid thermal anneals in an ambient atmosphere comprising a nitrogen containing gas, such as NH<sub>3</sub> or N<sub>2</sub> to thereby imprint an oxygen precipitate profile can degrade the GOI yield of a silicon wafer by exposing as-grown crystal defects (oxygen precipitate) and vacancies generated by the silicon nitride film. The present invention restores GOI yield by stripping the silicon nitride layer, which is followed by wafer oxidation, which is followed by stripping the silicon oxide layer.

WO 2018/125565 A1

[Continued on next page]



KR, KW, KZ, LA, LC, LK, LR, LS, LU, LY, MA, MD, ME, MG, MK, MN, MW, MX, MY, MZ, NA, NG, NI, NO, NZ, OM, PA, PE, PG, PH, PL, PT, QA, RO, RS, RU, RW, SA, SC, SD, SE, SG, SK, SL, SM, ST, SV, SY, TH, TJ, TM, TN, TR, TT, TZ, UA, UG, US, UZ, VC, VN, ZA, ZM, ZW.

(84) **Designated States** (*unless otherwise indicated, for every kind of regional protection available*): ARIPO (BW, GH, GM, KE, LR, LS, MW, MZ, NA, RW, SD, SL, ST, SZ, TZ, UG, ZM, ZW), Eurasian (AM, AZ, BY, KG, KZ, RU, TJ, TM), European (AL, AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HR, HU, IE, IS, IT, LT, LU, LV, MC, MK, MT, NL, NO, PL, PT, RO, RS, SE, SI, SK, SM, TR), OAPI (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, KM, ML, MR, NE, SN, TD, TG).

**Published:**

— *with international search report (Art. 21(3))*

## **METHOD OF TREATING SILICON WAFERS TO HAVE INTRINSIC GETTERING AND GATE OXIDE INTEGRITY YIELD**

### **CROSS REFERENCE TO RELATED APPLICATION(S)**

**[0001]** This application claims priority to U.S. provisional application Ser. No. 62/439,621, which was filed 28 December 2016, the disclosure of which is hereby incorporated by reference as if set forth in its entirety.

### **FIELD OF THE INVENTION**

**[0002]** The field of the invention relates generally to the preparation of a silicon wafer used in the manufacture of electronic components. More specifically, the invention relates to an anneal process which results in a silicon wafer having intrinsic gettering and gate oxide integrity yield.

### **BACKGROUND OF THE INVENTION**

**[0003]** Single crystal silicon, which is the starting material for most processes for the fabrication of semiconductor electronic components, is commonly prepared with the so-called Czochralski (Cz) process wherein a single seed crystal is immersed into molten silicon and then grown by slow extraction. Molten silicon is contaminated with various impurities, among which is mainly oxygen, during the time it is contained in a quartz crucible. At the temperature of the silicon molten mass, oxygen comes into the crystal lattice until it reaches a concentration determined by the solubility of oxygen in silicon at the temperature of the molten mass and by the actual segregation coefficient of oxygen in the solidified silicon. Such concentrations are greater than the solubility of oxygen in solid silicon at temperatures typical for the processes used to fabricate electronic devices. As the crystal grows from the molten mass and cools, therefore, the solubility of oxygen in it decreases rapidly, whereby in the wafers sliced from the crystal, oxygen is present in supersaturated concentrations.

**[0004]** Thermal treatment cycles typically employed in the fabrication of electronic devices can cause the precipitation of oxygen in silicon wafers which are supersaturated in oxygen. Depending upon their location in the wafer, the precipitates

can be harmful or beneficial. Oxygen precipitates located in the active device region of the wafer can impair the operation of the device. Oxygen precipitates located in the bulk of the wafer, however, are capable of trapping undesired metal impurities that may come into contact with the wafer. The use of oxygen precipitates located in the bulk of the wafer to trap metals is commonly referred to as internal or intrinsic gettering (“IG”).

**[0005]** Thermal treatment cycles suitable for achieving internal gettering in a single crystal silicon wafer include rapid thermal anneal (e.g., the Magic Denuded Zone® process by SunEdison Semiconductor, Ltd.) or a long duration anneal in an inert gas ambient atmosphere, such as argon. The short annealing duration in a rapid thermal anneal process is a cost effective solution. However, the precipitate free zone (PFZ, also referred to as denuded zone) depth is typically too deep to getter metallic impurities effectively in the top 100 micrometers of silicon (i.e., the typical amount of silicon left over after back grinding). Conversely, the long duration anneal can achieve both a good PFZ zone (tunable within the top 20 micrometers) and gettering capability. However, the long duration anneal requires annealing time (several hours), which impacts manufacturing cost and output.

**[0006]** Rapid thermal anneal in a nitrogen containing gas ambient atmosphere was developed as an alternative to the Magic Denuded Zone® process and long duration anneal. Rapid thermal anneal in a nitriding ambient atmosphere, e.g., NH<sub>3</sub> or N<sub>2</sub> gas, achieves strong internal gettering capability with shallow PFZ (Precipitate Free Zone, or Denuded Zone). See, e.g., J Appl Phys, 114, 043520 (2013). It has been previously unrecognized in the art that rapid thermal anneal in a nitrogen gas containing ambient atmosphere may degrade gate oxide integrity yield (GOI).

#### BRIEF DESCRIPTION OF THE INVENTION

**[0007]** Briefly, the present invention is directed to a method to achieve suitable GOI yield in a single crystal silicon wafer previously subjected to rapid thermal anneal in a nitrogen gas containing ambient atmosphere.

**[0008]** In one aspect, the present invention is directed to a method of treating a single crystal silicon wafer, the method comprising: heat treating the single crystal

silicon wafer in a first ambient atmosphere comprising a nitrogen-containing gas at a temperature of at least about 1100°C to increase a density of crystal lattice vacancies in a bulk region of the single crystal silicon wafer and to form a silicon nitride layer on a front surface of the single crystal silicon wafer, wherein the single crystal silicon wafer comprises two major, parallel surfaces, one of which is the front surface and one of which is a back surface, a central plane between the front surface and the back surface, a circumferential edge joining the front surface and the back surface, a front surface layer having a depth, D, measured from the front surface and toward the central plane, and wherein the bulk region is between the front surface layer and the central plane; removing the silicon nitride layer from the front surface of the single crystal silicon wafer; heat treating the single crystal silicon wafer in a second ambient atmosphere comprising oxygen and a temperature between about 900°C and about 1100 °C for a duration greater than 30 minutes to form a silicon oxide layer on the front surface of the single crystal silicon wafer having a minimum thickness of at least about 50 Ångströms; and removing the silicon oxide layer from the front surface of the single crystal silicon wafer.

**[0009]** In another aspect, the invention is directed to a single crystal silicon wafer comprising two major, parallel surfaces, one of which is a front surface and one of which is a back surface, a central plane between the front surface and the back surface, a circumferential edge joining the front surface and the back surface, a front surface layer having a depth, D, measured from the front surface and toward the central plane, and a bulk region is between the front surface layer and the central plane, wherein: the bulk region comprises oxygen precipitates at a density of at least about  $1\times10^7\text{ cm}^{-3}$  and a peak density of oxygen precipitates of at least about  $1\times10^9\text{ cm}^{-3}$ , wherein the peak density is between the front surface layer and the central plane; the front surface layer comprises oxygen precipitates at a density of less than about  $1\times10^7\text{ cm}^{-3}$ , wherein the depth, D, of the front surface layer is between about 1 micrometers and about 40 micrometers; and the front surface has no gate oxide integrity pattern related crystal defect bands.

## BRIEF DESCRIPTION OF THE DRAWINGS

**[0010]** FIG. 1 depicts typical depth profiles of bulk microdefect density in wafers subjected to rapid thermal anneal in an environment comprising ammonia, followed by NEC1 treatment (4 hours at 800°C, followed by 16 hours at 1000°C).

**[0011]** FIGS. 2A and 2B illustrates GOI yield in a single crystal silicon wafer prior to rapid thermal anneal (wafer on the left side in FIG. 2A) and after rapid thermal anneal in an environment comprising ammonia (wafer on the right side in FIG. 2B).

**[0012]** FIGS. 3A through 3D depict a process flow according to some embodiments of the present invention.

**[0013]** FIG. 4 is a graph showing the calculated concentration of silicon interstitials by oxidation as a function of temperature.

**[0014]** FIG. 5 provides several images of wafers after GOI integrity testing.

**[0015]** FIG. 6A depicts BMD depth profile (after an oxidation precipitation heat treatment; NEC1 treatment 4 hours at 800°C, followed by 16 hours at 1000°C) for a wafer subjected to a rapid thermal anneal in an environment comprising ammonia, followed by an oxidative environment (1000°C for 5sec). The x-axis scale is depth in micrometers, and the y-axis scale is BMD/cm<sup>3</sup>.

**[0016]** FIG. 6B depicts BMD depth profile (after an oxidation precipitation heat treatment 800°C 4hours + 1000°C 16 hours) for a wafer subjected to a rapid thermal anneal in an environment comprising ammonia, followed by an oxidative environment (1100°C for 5sec). The x-axis scale is depth in micrometers, and the y-axis scale is BMD/cm<sup>3</sup>.

**[0017]** FIG. 6C depicts BMD depth profile (after an oxidation precipitation heat treatment 800°C 4hours + 1000°C 16 hours) for a wafer subjected to a long duration oxidative anneal between 900~1000°C for 4 hours. The x-axis scale is depth in micrometers, and the y-axis scale is BMD/cm<sup>3</sup>.

**[0018]** FIG. 7 depicts GOI integrity results for various wafers subjected to long duration oxidative anneal at several temperatures. The wafers depicted include the as-grown wafer (wafer on the far left), the wafer after rapid thermal anneal in a nitriding environment (wafer second from left), and three wafers (on the right) subjected to 360 minutes of oxidative anneal at 900°C, 950°C, and 1000°C.

**[0019]** FIG. 8 is a contour plot of GOI improvement as a function of oxidation temperature and time.

#### DETAILED DESCRIPTION OF THE EMBODIMENT(S) OF THE INVENTION

**[0020]** The present invention is directed to a method to recover the gate oxide integrity (GOI) yield of a single crystal silicon wafer, e.g., a perfect silicon wafer, after a rapid thermal anneal treatment in a nitriding atmosphere. In some embodiments, the present invention is directed to a method to recover the gate oxide integrity (GOI) yield of a single crystal silicon wafer, e.g., a perfect silicon wafer, after a rapid thermal anneal treatment in a nitrogen gas-containing ambient atmosphere, e.g., NH<sub>3</sub>, nitrogen, or a combination thereof. In general, rapid thermal anneal in a nitrogen gas-containing ambient atmosphere, e.g., NH<sub>3</sub>, nitrogen, or a combination thereof, followed by an anneal sufficient to grow bulk microdefects in the bulk of the wafer is sufficient to obtain a single crystal silicon wafer comprising a precipitate free zone (PFZ, or denuded zone) in a surface region. However, BMD in the bulk of the wafer may degrade the GOI yield of the silicon wafer by exposing as-grown crystal defects (e.g., oxygen precipitates) on the wafer surface to vacancies generated by the silicon nitride film. These vacancies may grow and stabilize oxygen precipitates on the wafer surface, and these defects may contribute to the degradation of the gate oxide integrity yield. Since the process window for GOI from the precipitate free zone formed by rapid thermal anneal is extremely narrow, it is necessary to find a method by which to recover the full process window for GOI after rapid thermal anneal without any degradation of BMD peak density and shallow PFZ depth.

**[0021]** Rapid thermal anneal in a nitrogen gas-containing ambient atmosphere advantageously yields a shallow precipitate free zone. See FIG. 1, depicting

typical depth profiles of bulk microdefect density in wafers subjected to rapid thermal anneal in an ammonia environment, followed by NEC1 treatment (4 hours at 800°C followed by 16 hours at 1000°C). The wafers have interstitial oxygen concentrations as shown in FIG. 1 of 8.344 PPMA and 9.544 PPMA. A very shallow PFZ, such as less than about 40 micrometers, less than about 30 micrometers, less than about 20 micrometers, or even less than about 10 micrometers, may be formed at both front and back surfaces of wafers. Moreover, the peak density of BMD is formed nearby wafer surface, which is generated during the heat treatment designed to grow oxygen precipitates. Since the peak BMD density is on the order of between 6 and  $8 \times 10^9$  precipitates per cubic centimeter, regardless of key parameters such as wafer oxygen content, soak temperature of MDZ, and cooling rate, this peak BMD density is within the preferred range for embodiments of the present invention. In some preferred embodiments, rapid thermal anneal in a nitriding ambient atmosphere yields a silicon wafer having a shallow PFZ depth of less than 10 micrometers and high BMD peak at between 20 and 30 micrometers depth, or even between 10 and 20 micrometers depth. Such a wafer provides much stronger gettering capability than rapid thermal anneal in an oxygen gas containing ambient atmosphere, which has a deeper PFZ depth with BMD density peak nearby wafer depth center.

**[0022]** Rapid thermal anneal in a nitrogen gas-containing ambient may cause gate oxide integrity degradation. A GOI failure pattern (see FIGS. 2A, 2B, 5, and 7) is related to crystal defect bands. Defect bands include crystal originated pits (COP, a void defect), H-band, P-band, L-band, Perfect Silicon Interstitial dominant band, B-defect band, and A-defect band. Typically, GOI degradation takes place if a wafer has any of COP, H-band, and P-band defects. These crystal defect bands are either core or ring pattern, and the defect bands are observed in various radial positions in a wafer. If GOI pattern is not core or ring pattern, this asymmetric pattern would be caused by not crystal defects but wafer processing or GOI test preparation. GOI breakdown voltage (MV/cm) is also affected by crystal defect band and defect type. In general, gate oxide integrity degradation may occur in the range of between 5 and 9 MV/cm due to crystal originated pits and H-band defects, which affects the uniformity of the gate oxide thickness. In general, gate oxide integrity degradation may occur in the range of between 10 to 12

mV/cm caused by P-band defects, micro-void defect, or oxygen precipitate, which is formed by combination of injected vacancy from  $\text{Si}_3\text{N}_4/\text{Si}$  interface during rapid thermal anneal and by grown-in oxygen precipitate from crystal or large size grown-in oxygen precipitate. Since oxidation affects high stress field GOI, the grown-in oxygen precipitate is supposed as major source of GOI degradation. Both the GOI failure pattern shape and the breakdown voltage are reviewed to understand if GOI failure was caused by crystal defect bands. If GOI failure pattern does match with crystal defect bands or breakdown voltage, it is supposed the GOI failure pattern is related to the crystal defect bands.

**[0023]** The density of defects is not significantly changed by rapid thermal anneal in a nitrogen containing environment. However, rapid thermal anneal in a nitrogen environment may decorate defects with injected vacancies. Accordingly, a small size defect could be dissolved by the RTA effect, but other defects are decorated by vacancies thereby rendering them larger and more stable. This affects gate oxide uniformity and degrades GOI yield. Larger defects, that can be detected, may be on the order of 20 nanometers or greater, and the density of such defects may be on the order of  $1 \times 10^8$  ea/cm<sup>3</sup>. Such a density is sufficient to degrade the GOI on the order stated above. The actual density of defect is much higher, if small size but undetectable defects (< 20nm) are included. The large size, high density of defects affects the uniformity of gate oxide, and non-uniform gate oxide has the local weakening against electric stress field due to stress concentration related with non-uniform oxide thickness. Gate oxide breakdown may take place, if the supply of vacancies, which may be encouraged by RTA in a nitrogen environment, enlarges and stabilizes oxygen precipitates.

**[0024]** See FIGS. 2A and 2B, which illustrates GOI yield in a single crystal silicon wafer prior to rapid thermal anneal (wafer on the left side in FIG. 2A) and after rapid thermal anneal in an environment comprising ammonia (wafer on the right side in FIG. 2B). It is apparent that the rapid thermal anneal in ammonia degrades the GOI yield in the wafer via the gate oxide integrity pattern related crystal defect bands present at or near the wafer's circumferential edge.

**[0025]** The present invention is therefore directed to a method of preparing single crystal silicon wafers in which the wafers are subjected to rapid thermal anneal in a nitrogen gas-containing ambient atmosphere to thereby yield wafers having a thin precipitate free zone and a peak density or concentration of oxygen precipitates near the wafer surface. After formation of the oxygen precipitate nuclei template, the silicon nitride layer is stripped, and the wafers are subjected to an oxidative anneal sufficient to form a silicon oxide layer on the wafer surface. The wafer is thereafter stripped of the silicon oxide layer, which removes surface defects that degrade GOI yield. The wafers prepared according to the method of the present invention have an ideal oxygen precipitate nuclei template and additionally lack surface defects that degrade the GOI yield. Specifically, the wafers lack a gate oxide integrity pattern related crystal defect bands of the type exemplified in FIG. 2B. Thereafter, the wafers may be subjected to an anneal, such as NEC1, sufficient to grow oxygen precipitates in the bulk region of the wafer. Advantageously, since the wafers were subjected to RTA in a nitriding ambient atmosphere, the peak density of the oxygen precipitates in the wafer may be within about 40 micrometers of the wafer surface, such as within about 30 micrometers of the wafer surface, or between about 10 micrometers and about 20 micrometers from the wafer surface.

### I. Substrates

**[0026]** With reference now to FIG. 3A, a silicon wafer **10**, or portion thereof, is depicted. A silicon wafer **10** may comprise two major, generally parallel surfaces, one of which is a front surface of the substrate and the other of which is a back surface of the substrate. A circumferential edge joins the front and back surfaces, and a central plane lies between the front and back surfaces. With reference to FIG. 3B, the silicon wafer **10** comprises a front surface layer **40** having a depth, D, and a bulk region or layer **50** between the front surface layer and the central plane. Prior to any operation as described herein, the front surface and the back surface of the silicon wafer **10** may be substantially identical. A surface is referred to as a "front surface" or a "back surface" merely for convenience and generally to distinguish the surface upon which the operations of method of the present invention are performed. In some embodiments of the present invention, the operations of the invention are performed on the front surface of the

silicon wafer **10**. In some embodiments of the present invention, the operations of the present invention are performed on both the front surface and the back surface of the silicon wafer **10**. In addition, because silicon wafers typically have some total thickness variation (TTV), warp, and bow, the midpoint between every point on the front surface and every point on the back surface may not precisely fall within a plane. As a practical matter, however, the TTV, warp, and bow are typically so slight that to a close approximation the midpoints can be said to fall within an imaginary central plane which is approximately equidistant between the front and back surfaces.

**[0027]** In general, the silicon wafer **10** has a diameter of at least about 20 mm, more typically between about 20 mm and about 500 mm. In some embodiments, the diameter is at least about 20 mm, at least about 45 mm, at least about 90 mm, at least about 100 mm, at least about 150 mm, at least about 200 mm, at least about 250 mm, at least about 300 mm, at least about 350 mm, or even at least about 450 mm. The silicon wafer **10** may have a thickness between about 100 micrometers and about 5000 micrometers, such as between about 100 micrometers and about 1500 micrometers, suitably within the range of about 500 micrometers to about 1000 micrometers.

**[0028]** In particularly preferred embodiments, the silicon wafer **10** comprises a wafer sliced from a single crystal silicon wafer which has been sliced from a single crystal ingot grown in accordance with conventional Czochralski crystal growing methods. Such methods, as well as standard silicon slicing, lapping, etching, and polishing techniques are disclosed, for example, in F. Shimura, *Semiconductor Silicon Crystal Technology*, Academic Press, 1989, and *Silicon Chemical Etching*, (J. Grabmaier ed.) Springer-Verlag, N.Y., 1982 (incorporated herein by reference). Preferably, the wafers are polished and cleaned by standard methods known to those skilled in the art. See, for example, W.C. O'Mara et al., *Handbook of Semiconductor Silicon Technology*, Noyes Publications. If desired, the wafers can be cleaned, for example, in a standard SC1/ SC2 solution. In some embodiments, the single crystal silicon wafers of the present invention are single crystal silicon wafers which have been sliced from a single crystal ingot grown in accordance with conventional Czochralski ("Cz") crystal growing methods, typically having a nominal diameter of at least about 150 mm, at least about

200 mm, at least about 300 mm, or at least about 450 mm. Preferably, both the single crystal silicon handle wafer and the single crystal silicon donor wafer have mirror-polished front surface finishes that are free from surface defects, such as scratches, large particles, etc. Wafer thickness may vary from about 250 micrometers to about 1500 micrometers, such as between about 300 micrometers and about 1000 micrometers, suitably within the range of about 500 micrometers to about 1000 micrometers. In some specific embodiments, the wafer thickness may be between about 725 micrometers and about 800 micrometers, such as between about 750 micrometers and about 800 micrometers. In some embodiments, the wafer thickness may be about 725 micrometers. In some embodiments, the wafer thickness may be about 775 micrometers.

**[0029]** In some preferred embodiments, the silicon wafer **10** is a polished silicon wafer grown by the CZ method. The silicon wafer **10** may have any crystal orientation, e.g., (100), (110), and (111), and the choice of crystal orientation may be dictated by the end use of the structure.

**[0030]** In general, the starting silicon wafer **10** may have an oxygen concentration falling anywhere within the range attainable by the CZ process, which is typically between about  $2 \times 10^{17}$  and about  $9 \times 10^{17}$  atoms/cm<sup>3</sup> or about 4 to about 18 PPMA, as determined in accordance with ASTM calibration;  $O_i = 4.9 a$ , where  $a$  is the absorption coefficient of the 1107 cm<sup>-1</sup> absorption band; new ASTM standard F-121-83. In some preferred embodiments, the silicon wafer **10** has an interstitial oxygen concentration of less than about  $6 \times 10^{17}$  atoms/cm<sup>3</sup>, or about 12 PPMA, such as between about  $2 \times 10^{17}$  and about  $5 \times 10^{17}$  atoms/cm<sup>3</sup> or about 4 to about 10 PPMA. In addition, the starting silicon wafer **10** preferably has an absence of stabilized oxygen precipitates (i.e., oxygen precipitates which cannot be dissolved or annealed out of the wafer at a temperature of about 1200°C or less) in the near-surface region of the wafer.

**[0031]** Substitutional carbon, when present as an impurity in single crystal silicon, has the ability to catalyze the formation of oxygen precipitate nucleation centers. For this and other reasons, therefore, it is preferred that the single crystal silicon wafer **10** have a low concentration of carbon. That is, the single crystal silicon wafer **10** preferably

has a concentration of carbon which is less than about  $5 \times 10^{16}$  atoms/cm<sup>3</sup>, preferably which is less than  $1 \times 10^{16}$  atoms/cm<sup>3</sup>, and more preferably less than  $5 \times 10^{15}$  atoms/cm<sup>3</sup>.

**[0032]** Silicon wafer resistivity is not critical to the method of the present invention. However, resistivity may vary depending upon end use requirements. In view thereof, the silicon wafer **10** may be heavily doped, may be semi-insulating, or may have a doping profile somewhere between. The resistivity may therefore vary from milliohm or less to megaohm or more. In some embodiments, the silicon wafer **10** comprises a p-type or an n-type dopant. Suitable dopants include boron (p type), gallium (p type), phosphorus (n type), antimony (n type), and arsenic (n type). The dopant concentration is selected based on the desired resistivity of the wafer. In some embodiments, the wafer types may have resistivity so that they can be characterized as any of N++ type, N+ type, N type, N- type, and N--type. Typical N+ resistivity ranges are as low as 10 milliohm-cm for Sb doping, N++ as low as 2 milliohm-cm for As doping, and N+++ as low as 1 milliohm-cm for P doping. Specification ranges are usually 2-3X for max/min due to segregation in crystal growth. In some embodiments, the wafer types may have resistivity so that they can be characterized as any of P++ type, P+ type, P type, P- type, and P--type. Typical P+ resistivity range is as low as 10 milliohm-cm and P++ as low as 5 milliohm-cm. Specification ranges are usually 1.5-2X for max/min due to segregation in crystal growth. The resistivity of the wafer may therefore vary from about 0.1 milliohm-cm to about 10 kiloohm-cm, such as between about 0.01 ohm-cm to about 10 kiloohm-cm. In some embodiments, the resistivity may range from about 0.1 milliohm-cm to about 1 kiloohm-cm, such as from 0.1 milliohm-cm to about 100 ohm-cm, such as from 0.1 milliohm-cm to about 10 ohm-cm, or from about 0.1 milliohm-cm to about 1 ohm-cm. In some embodiments, the resistivity may range from about 0.01 ohm-cm to about 1 kiloohm-cm, such as from 0.01 ohm-cm to about 100 ohm-cm, such as from 0.01 ohm-cm to about 10 ohm-cm, or from about 0.01 ohm-cm to about 1 ohm-cm. Substrate are also available in lightly doped form, such as nominal values of 1ohm-cm or 10 ohm-cm or 100ohm-cm, in both N-type (Phos) and P-type (Boron). Choice of substrate resistivity depends on application (example if substrate is used as backgate then lower resistivity is preferred).

**[0033]** In some embodiments, the silicon wafer **10** is cleaned prior to rapid thermal anneal, for example to remove organic matter or other impurities. A suitable cleaning solution is the piranha solution, which comprises H<sub>2</sub>SO<sub>4</sub> (concentrated) and H<sub>2</sub>O<sub>2</sub>(30% solution), typically in a 3:1 ratio, but other ratios, such as 4:1 or 7:1 are suitable. Cleaning duration is suitably between about 15 minutes and about 2 hours.

## II. Rapid Thermal Anneal

According to the method of the present invention, a rapid thermal treatment is carried out to form a distribution of oxygen precipitate nuclei which establish a profile or template for oxygen precipitation in the wafer. In one or more embodiments, the template is for a wafer having oxygen precipitates in the wafer bulk but a low density of, and preferably an essential absence of, oxygen precipitates in a near-surface region which may be referred to herein as a precipitate free zone or a “denuded zone.” Advantageously, denuded zones of any desired depth may be obtained. In some embodiments, denuded zone depths may be at least about 1 micrometer, at least about 3 micrometers, or at least about 5 micrometers, as measured from the front surface of the wafer and toward the central plane. In some embodiments, denuded zone depths may be less than about 40 micrometers, as measured from the front surface of the wafer and toward the central plane, such as less than about 30 micrometers, or less than 20 micrometers, less than 15 micrometers, or even less than 10 micrometers, measured from the front surface of the wafer and toward the central plane. Moreover, the template is such that the peak density of oxygen precipitates (resulting from a later anneal sufficient to form oxygen precipitates) may occur within about 40 micrometers of the wafer surface, such as within about 30 micrometers of the wafer surface, or between about 10 micrometers and about 20 micrometers from the wafer surface.

**[0034]** In this regard, the oxygen precipitate nuclei that form generally contain crystal lattice vacancies as a part of the nuclei. The vacancies may be associated (i.e., bonded and/or grouped with) oxygen such as an oxygen dimer (O<sub>2</sub>); however, it should be understood that the present disclosure is not limited to any structural and/or morphological-specific oxygen precipitate nuclei. For example, the oxygen precipitate nuclei may be a vacancy alone or may be bound as VO. As used herein, “oxygen

“precipitate nuclei” refers to any structural unit which forms oxygen precipitates upon an oxygen precipitation heat treatment or forms such precipitates after being activated and “oxygen precipitate nuclei” as used herein should not be considered in a limiting sense.

**[0035]** The use of a rapid thermal process to form a distribution of oxygen precipitate nuclei which, in turn, establish a template for oxygen precipitation, is generally described in U.S. Pat. Nos. 5,994,761; 6,191,010 and 6,180,220, each of which is incorporated herein by reference for all relevant and consistent purposes. The “ideal precipitating process” described therein typically yields a non-uniform distribution of oxygen precipitate nuclei, with the concentration in the wafer bulk being higher than in a surface layer. Upon a subsequent oxygen precipitation heat treatment, the high concentration of nuclei in the wafer bulk form oxygen precipitate nucleation centers which aid in the formation and growth of oxygen precipitates, the concentration of nuclei in the near-surface region being insufficient to do so. As a result, a denuded zone forms in the near-surface region and oxygen precipitates, sometimes referred to as bulk microdefects, form in the wafer bulk. As described therein, denuded zones depths may be less than about 40 micrometers, as measured from the front surface of the wafer and toward the central plane, such as less than about 30 micrometers, or less than 20 micrometers, less than 15 micrometers, or even less than 10 micrometers, measured from the front surface of the wafer and toward the central plane. Denuded zone depths may be at least about 1 micrometer, at least about 3 micrometers, or at least about 5 micrometers, as measured from the front surface of the wafer and toward the central plane. Additionally, the peak density of oxygen precipitates (resulting from a later anneal sufficient to form oxygen precipitates) may occur within about 40 micrometers of the wafer surface, such as within about 30 micrometers of the wafer surface, or between about 10 micrometers and about 20 micrometers from the wafer surface.

**[0036]** The process for forming a non-uniform distribution of vacancy-containing oxygen precipitate nuclei, the silicon wafer **10** is subjected to a heat-treatment step in which the wafer is heated to an elevated temperature to form and thereby increase the number density of oxygen precipitate nuclei containing vacancies in silicon wafer **10**. Preferably, this heat-treatment step is carried out in a rapid thermal annealer in which the

wafer is rapidly heated to a target temperature and annealed at that temperature for a relatively short period of time. Temperatures of at least about 1100°C, at least about 1175°C, at least about 1200°C or at least about 1300°C (e.g., from about 1100°C to about 1400°C, from about 1100°C to about 1300°C, or from about 1100°C to about 1200°C) may be used. The silicon wafer **10** will generally be maintained within these temperature ranges for at least about 1 second and typically for at least several seconds (e.g., at least about 3 seconds or at least about 5 seconds or more) or even several tens of seconds (e.g., at least about 20 seconds, at least about 30 seconds, at least about 40 seconds, at least about 60 seconds, at least about 120 seconds or more). In some embodiments, the silicon wafer **10** is subjected to a rapid thermal anneal at two different temperatures. For example, in some embodiments, the silicon wafer **10** is subjected to anneal at a temperature of between about 1100°C and about 1200 °C for a duration between about 1 second and about 60 seconds, and then subjected to anneal at a temperature of between about 1200°C and about 1300°C for a duration between about 1 second and about 60 seconds. In some embodiments, the wafer may be annealed at a temperature of about 1100°C for between 1 to 10 seconds, such as about 1 second, followed by anneal at a temperature of about 1215 °C for a period between about 5 seconds and about 20 seconds, such as about 10 seconds. Depending upon the desired characteristics of the wafer and the atmosphere in which the wafer is being annealed, for a period which may range up to about 60 seconds which is near the limit for commercially available rapid thermal annealers. Maintaining the silicon wafer **10** at an established temperature during the anneal for additional time does not appear, based upon experimental evidence obtained to-date, to lead to an increase in vacancy concentration.

**[0037]** With reference to FIGS. 3B and 3C, after the rapid thermal annealing step, the silicon wafer **10** has a front surface layer **40** which comprises the region of the wafer between the front surface and a distance, D, measured from the front surface and toward the central plane, and a bulk region **50** which comprises a second region of the wafer between the central plane and the surface layer, wherein the surface layer and bulk region have a concentration of oxygen precipitate nuclei comprising crystal lattice vacancies. The denuded zone forms in the front surface layer **40**, while oxygen

precipitation according to the template **30** formed by the rapid thermal anneal occurs in the bulk region **50** during a heat treatment sufficient to precipitate oxygen precipitates. The depth, D, of the front surface layer **40** may be less than about 40 micrometers, as measured from the front surface of the wafer and toward the central plane, such as less than about 30 micrometers, or less than 20 micrometers, less than 15 micrometers, or even less than 10 micrometers, such as between about 5 micrometers and about 40 micrometers, or between about 5 micrometers and about 30 micrometers, or between about 5 micrometers and about 20 micrometers, or between about 5 micrometers and about 10 micrometers. The bulk region **50** may be considered the material between the front surface layer **40** and the central plane of the silicon wafer **10**. In embodiments wherein the back surface is exposed to the nitriding atmosphere, a similar back surface layer and bulk region are formed in the back of the wafer.

**[0038]** According to the method of the present invention, the rapid thermal annealing step is carried out in the presence of a nitrogen containing gas, i.e., a nitriding atmosphere. In some embodiments, the rapid thermal annealing step is carried out in an atmosphere containing nitrogen gas (N<sub>2</sub>) or a nitrogen-containing compound gas such as ammonia, or a combination of such gases. In some embodiments, the ambient atmosphere may additionally comprise an inert gas, such as argon. In general, annealing the wafer in a rapid thermal annealer in the presence of a nitriding atmosphere produces a non-uniform oxygen precipitate nuclei concentration (number density) profile in the wafer with the peak concentration occurring within about 100 micrometers of the surface, or within about 40 micrometers of the surface, such as from about 10 to about 100 micrometers of the surface, such as between about 10 to about 50 micrometers, or between about 10 to about 40 micrometers, or between about 10 to about 30 micrometers, or between about 10 to about 20 micrometers, which is exposed to the nitriding gas and a lesser and relatively uniform concentration in the wafer bulk. If the front and back surfaces of the wafer are exposed to the nitriding atmosphere during the rapid thermal annealing step, therefore, the resulting wafer will have an oxygen precipitate nuclei concentration (number density) profile which is generally “M-shaped” or “U-shaped” for a cross-section of the wafer, that is, a maximum concentration will occur within several micrometers of each of the front and back surfaces and a relatively

constant and lesser concentration will occur throughout the wafer bulk. See FIG. 3B, depicting an oxygen precipitate nuclei concentration profile or template **30** in which the peak oxygen precipitate nuclei concentration is near the front surface of the silicon wafer **10**. Although not shown, an oxygen precipitate nuclei concentration template similar to template **30** would occur near the back surface of the silicon wafer **10** as well. Accordingly, silicon wafer **10** would comprise two peaks of oxygen precipitate nuclei concentration, with one peak near the front surface and the one peak near the back surface of the wafer **10**.

**[0039]** Upon completion of the rapid thermal annealing step, the silicon wafer **10** is rapidly cooled through the range of temperatures at which vacancy-containing oxygen precipitate nuclei and, in particular, in which vacancies themselves are relatively mobile in the single crystal silicon. Vacancy-containing oxygen precipitate nuclei are typically mobile in silicon within a commercially practical period of time down to temperature in excess of about 700°C, in excess of about 800°C, in excess of about 900°C or even in excess of about 1000°C. As the temperature of the wafer is decreased through this range of temperatures, the vacancy-containing nuclei diffuse to the surface of the wafer and/or the oxide layer on the wafer surface and become annihilated, thus leading to a change in the nuclei concentration profile with the extent of change depending upon the length of time the wafer is maintained at a temperature within this range. If the wafer was held at a temperature within this range for an infinite period of time, the nuclei concentration profile would once again become uniform but the equilibrium concentration would be less than the concentration immediately upon completion of the heat treatment step. However, as further described herein, by rapidly cooling the wafer, either alone or in conjunction with control of the ambient in which the wafer is heat-treated and cooled, a non-uniform distribution of oxygen precipitate nuclei can be achieved, the concentration in the wafer bulk being greater than the concentration in a region near the surface. For example, process conditions (e.g., cooling rate) may be controlled, for example, such that the maximum nuclei concentration is a within about 100 micrometers of the surface, or within about 40 micrometers of the surface, such as from about 10 to about 100 micrometers of the surface, such as between about 10 to

about 50 micrometers, or between about 10 to about 40 micrometers, or between about 10 to about 30 micrometers, or between about 10 to about 20 micrometers.

**[0040]** In this regard it is to be further noted that, in general, a “denuded zone” as used herein is a zone occupying the region near the surface of a wafer which has (i) an absence of oxygen precipitates, defined as less than about  $10^7$  oxygen precipitates/cm<sup>3</sup>, less than about  $10^6$  oxygen precipitates/cm<sup>3</sup>, or even less than about  $10^5$  oxygen precipitates/cm<sup>3</sup> and (ii) a low concentration of, and preferably an essential absence of oxygen precipitate nuclei which, upon being subjected to an oxygen precipitation heat-treatment, are converted to oxygen precipitates.

**[0041]** Conveniently, the cooling step may be carried out in the same atmosphere in which the heating step is carried out. However, it may be carried out in a different atmosphere which may modify the shape of the nuclei concentration profile. Regardless of the selected atmosphere, the effect of rapidly cooling the wafer predominates atmospheric factors and results in a significant decrease in the concentration of vacancies in the near surface regions. The rapid thermal annealing step and cooling step may be carried out in, for example, any of a number of commercially available rapid thermal annealing (“RTA”) furnaces in which wafers are individually heated by banks of high power lamps. RTA furnaces are capable of rapidly heating a silicon wafer, for example, from room temperature to about 1200°C in a few seconds.

**[0042]** In general, the average cooling rate within the range of temperatures in which oxygen precipitate nuclei are mobile is at least about 5°C per second or, as in other embodiments, at least about 20°C per second, at least about 50°C per second, at least about 100°C per second or even at least about 150°C per second or more (e.g., from about 20°C per second to about 200°C per second, from about 20°C per second to about 100°C per second or from about 100°C per second to about 200°C per second). Typically, current processing equipment results in a cooling rate between about 30°C and about 80°C per second and more typically between about 40°C and about 50°C per second. In this regard it is to be noted that, once the wafer is cooled to a temperature outside the range of temperatures at which vacancy-containing oxygen precipitate nuclei are relatively mobile in the single crystal silicon, the cooling rate does not appear to

significantly influence the precipitating characteristics of the wafer and thus does not appear to be narrowly critical.

**[0043]** Rapid thermal anneal in a nitriding atmosphere forms a silicon nitride layer **20**, see FIG. 3B, on the front surface layer of the silicon wafer **10**. Since the RTA process occurs in a few seconds, the silicon nitride layer in general is relatively thin, such as at least about 5 Ångströms, such as between about 5 Ångströms and about 1000 Ångströms, or between about 5 Ångströms and about 500 Ångströms, or between about 5 Ångströms and about 200 Ångströms, or between about 5 Ångströms and about 100 Ångströms. Since the silicon nitride layer **20** interrupts the formation of oxide layer during subsequent oxidation cycle as well as vacancy injection and blocking of its out-diffusion, the nitride layer is removed. See FIG. 3C. In some embodiments, the silicon nitride layer is removed by polishing, wet chemical etching (e.g., KOH etching or phosphoric acid etching), or plasma etching. Techniques suitable for removing the silicon nitride layer are known in the art.

**[0044]** In some embodiments, the silicon nitride layer **20** is removed by touch polishing. Touch polishing is sufficient to remove the entire silicon nitride layer. Suitable polishing solutions for removal of the silicon nitride layer are known in the art.

**[0045]** In some embodiments, the silicon wafer **10** is cleaned after removal of the silicon nitride layer. A suitable cleaning solution is the piranha solution, which comprises H<sub>2</sub>SO<sub>4</sub> (concentrated) and H<sub>2</sub>O<sub>2</sub>(30% solution), typically in a 3:1 ratio, but other ratios, such as 4:1 or 7:1 are suitable. Cleaning duration is suitably between about 15 minutes and about 2 hours.

### III. Oxidative Anneal

**[0046]** After the silicon nitride layer is stripped (see FIG. 3C), the silicon wafer **10** is subjected to an oxidative anneal for a duration and temperature sufficient to form a silicon oxide layer **60** on the front surface of the silicon wafer **10**. See FIG. 3D. Oxidation of the silicon wafer **10** may be accomplished by thermal oxidation (in which some portion of the deposited semiconductor material film will be consumed) or the film may be grown by CVD oxide deposition. In some embodiments, the silicon wafer **10**

may be thermally oxidized in a furnace such as an ASM A400. The temperature may range from 900°C to 1100°C in an oxidizing ambient, such as between about 950°C and about 1100 °C, or between about 1000°C and about 1100 °C. The anneal duration may be at least about 30 minutes, such as greater than about 60 minutes, greater than about 120 minutes, such as greater than about 180 minutes, or greater than about 240 minutes, greater than about 300 minutes, or greater than about 360 minutes.

**[0047]** In some embodiments, the single crystal silicon wafer is heated treated in the oxidizing atmosphere comprising the oxygen-containing gas at a temperature of between about 900°C and about 1100 °C, such as between about 900°C and about 1000 °C, for a duration at least about 30 minutes, such as greater than about 60 minutes, greater than about 120 minutes, such as greater than about 180 minutes, or greater than about 240 minutes, greater than about 300 minutes, or greater than about 360 minutes, such as between about 30 minutes and about 360 minutes, or between about 60 minutes and about 360 minutes, or between about 1200 minutes and about 360 minutes . In some embodiments, the single crystal silicon wafer is heated treated in the oxidizing atmosphere comprising the oxygen-containing gas at a temperature of between about 950°C and about 1100 °C, such as between about 950°C and about 1050°C, for a duration at least about 30 minutes, such as greater than about 60 minutes, such as greater than 120 minutes, such as greater than 180 minutes, or greater than 240 minutes, greater than 300 minutes, or greater than about 360 minutes, such as between about 30 minutes and about 360 minutes, or between about 60 minutes and about 360 minutes, or between about 1200 minutes and about 360 minutes. In some embodiments, the single crystal silicon wafer is heated treated in the oxidizing atmosphere comprising the oxygen-containing gas at a temperature of between about 1000°C and about 1100 °C, such as between about 1050°C and about 1100 °C, for a duration at least about 30 minutes, such as greater than about 60 minutes, greater than about 120 minutes, such as greater than about 180 minutes, or greater than about 240 minutes, greater than about 300 minutes, or greater than about 360 minutes, such as between about 30 minutes and about 360 minutes, or between about 60 minutes and about 360 minutes, or between about 1200 minutes and about 360 minutes. The oxidizing ambient atmosphere can be a mixture of inert gas, such as Ar or N<sub>2</sub>, and O<sub>2</sub>. The oxygen content may vary from 1 to 10 percent, or higher.

In some embodiments, the oxidizing ambient atmosphere may be up to 100% (a "dry oxidation"). In some embodiments, the ambient atmosphere may comprise a mixture of inert gas, such as Ar or N<sub>2</sub>, and oxidizing gases, such as O<sub>2</sub> and water vapor (a "wet oxidation"). In an exemplary embodiment, silicon wafer **10** may be loaded into a vertical furnace, such as an A400. The temperature is ramped to the oxidizing temperature and an appropriate oxidative gas, e.g., O<sub>2</sub>, is flowed into the furnace. Various gas condition for oxidation may be used to generate oxide layer, such as a combination of N<sub>2</sub> (4 slm) and O<sub>2</sub> (20 slm). After the desired oxide thickness has been obtained, the O<sub>2</sub> is turned off and the furnace temperature is reduced and wafers are unloaded from the furnace. In general, the oxidative layer has a thickness greater than about 50 Ångströms, such as between about 50 Ångströms and about 1000 Ångströms, or between about 50 Ångströms and about 500 Ångströms. In some embodiments, an oxidative anneal at a temperature of about 900°C for about 0.5 hours yields a silicon dioxide layer having a thickness of about 50 Ångströms or more. In some embodiments, an oxidative anneal at a temperature of about 900°C for about 4 hours yields a silicon dioxide layer having a thickness of about 350 Ångströms or more.

**[0048]** The oxidative anneal is not for the purpose of growing oxygen precipitates in the bulk of the wafer. According to some embodiments of the invention, the oxygen precipitation heat treatment, e.g., NEC1 anneal, occurs after GOI yield testing. Rather, the oxidative anneal is sufficient for dissolving oxygen precipitates near the wafer surface, or for reducing the size thereof until they are non-detectable and do not contribute to GOI degradation. The oxidative anneal suppliss interstitial silicon atoms from SiO<sub>2</sub>/Si interface to the wafer bulk. In order to perform a gate oxide integrity test, the silicon oxide layer **60** is removed, which may further remove the type of defects that cause degradation of the GOI yield. In some embodiments, the silicon oxide layer **60** is removed by polishing, chemical etching, or plasma etching. Techniques suitable for removing the silicon oxide layer are known in the art. Chemical etching, e.g., with HF, is sufficient to remove the silicon oxide layer, which may have a thickness in the range of 0.1 micrometer to 1 micrometer, such as about 0.5 micrometer.

**[0049]** Wafer cleaning and polishing is optional. If desired, the wafers can be cleaned, for example, in a standard SC1/ SC2 solution. Additionally, the wafers may be subjected to chemical mechanical polishing (CMP) to reduce the surface roughness, preferably to the level of RMS  $\text{2x2 um}^2$  is less than about 5 angstroms, such as between about 1 angstrom and about 2 angstroms, wherein root mean squared -

$$R_q = \sqrt{\frac{1}{n} \sum_{i=1}^n y_i^2}$$

the roughness profile contains ordered, equally spaced points along the trace, and  $y_i$  is the vertical distance from the mean line to the data point. At a surface roughness of preferably less than 2 angstroms, the surface is ready for bonding.

#### IV. Gate Oxide Integrity Yield

**[0050]** According to the method of the present invention, gate oxide integrity degradation caused by the rapid thermal anneal in a nitrogen gas containing ambient atmosphere is recovered by the oxidative anneal, which eliminates GOI defect sources. The oxidative anneal enhances the out-diffusion of nitrogen and further alters the size of as-grown oxygen precipitates.

**[0051]** The formation of a silicon oxide layer at the wafer surface generates interstitial silicon and consumes vacancies. During formation of a silicon oxide layer, the following reaction occurs:



**[0052]** This reaction involving interstitial silicon and the possibility of a creating a free self-interstitial would be greatest for the Si<sub>I</sub>--O pair, were it to dissociate before SiO<sub>2</sub> is formed. It has been estimated that such an incomplete oxidation step occurs for 1 silicon atom out of 1000. The formation rate of silicon self-interstitials may be calculated by the oxidation rate and the surface regrowth rate.

**[0053]** Fig. 4 is a graph demonstrating the concentration of silicon interstitial is increased by elevating temperature, because both oxidation rate and surface regrowth

rate are increased by temperature. Therefore, diffusion controlled injection of silicon interstitial is increased at wafer surface, if oxidation temperature is increased. In-diffusion of silicon interstitial causes super-saturation of Interstitial and under-saturation of vacancies during a high temperature oxidative anneal. The high temperature oxidative anneal may contribute to dissociation of as-grown precipitate by altering the equilibrium point defect concentration or suppressing the growth of as-grown oxygen precipitate during oxidation. If sufficient interstitial is continuously injected and annealing time is long enough to dissociate precipitate, the oxygen precipitates may decrease in size or be completely dissolved. Oxidative anneal thereby removes the source of GOI defect caused by rapid thermal anneal in a nitriding ambient atmosphere or mitigate the effect of as-grown precipitate combined with nitrogen.

**[0054]** Gate oxide integrity yield may be measured by the Time Zero Dielectric Breakdown (TZDB) test method for the reliability of gate oxide in MOS device. The test method measures applied voltage per oxide thickness in a gate oxide. Gate oxide (transistor structure: Source-gate-drain by N-P-N or P-N-P) is an electrically insulating layer to control minority carrier channel below gate oxide between Source and drain. The formation of channel or not is decided by applied bias to gate. Channel or not means 1 or 0, and gate bias controls 1 or 0. If the gate oxide is not electrically insulating, the channel between source and drain is not controlled by gate bias. So, the oxide layer at gate is important for normal transistor operation. Gate oxide integrity testing occurs by changing of applied bias, which enables evaluation of the reliability of electric insulation. TZDB is the test method to check breakdown of oxide layer by increasing bias from 0 V to a voltage sufficient to break down the electrical insulation. If the gate oxide breakdown takes place at 9MV/cm (Mega volt per cm) or higher voltage or if no breakdown occurs during the test, the wafer surface has good quality condition for gate in that the wafer surface does not have the sources which produce the gate oxide degradation.

**[0055]** The impact on GOI yield may be observed with reference to FIG. 5, which depicts GOI yield for an as grown wafer (wafer on the far left), a wafer subjected to a long duration oxidative anneal (wafer second from left), and for two wafers

subjected to rapid thermal anneals in oxidative ambient atmospheres (right). As can be seen in FIG. 5, the long duration yield in an oxidative ambient sufficiently improves GOI yield, but the rapid thermal anneals were not sufficient, as evidenced by the pattern of gate oxide integrity degradation defects.

**[0056]** In addition, FIGS. 6A, 6B, and 6C show that the long duration oxidative anneal enables retention of high concentration of BMD throughout the bulk region of the wafer and retention of a shallow precipitate free zone depth after an anneal suitable for growing BMD in the wafer bulk. The rapid thermal anneals caused a decrease in BMD concentration and an increase in the depth of the precipitate free zone. FIG. 6A depicts BMD depth profile (after an oxidation precipitation heat treatment; NEC1 treatment 4 hours at 800°C, followed by 16 hours at 1000°C) for a wafer subjected to a rapid thermal anneal in an environment comprising ammonia, followed by an oxidative environment (1000°C for 5sec). FIG. 6B depicts BMD depth profile (after an oxidation precipitation heat treatment 800°C 4hours + 1000°C 16 hours) for a wafer subjected to a rapid thermal anneal in an environment comprising ammonia, followed by an oxidative environment (1100°C for 5sec). FIG. 6C depicts BMD depth profile (after an oxidation precipitation heat treatment 800°C 4hours + 1000°C 16 hours) for a wafer subjected to a long duration oxidative anneal between 900~1000°C for 4 hours.

**[0057]** According to some embodiments of the invention, the defects (e.g., oxygen precipitates) become non-detectable at the wafer surface. As shown in Fig. 6C, no detectable defects are observed from surface to ~10um depth, even if heat treatment for nucleation and growth of oxygen precipitate was applied. FIG. 7 depicts GOI integrity results for various wafers subjected to long duration oxidative anneal at several temperatures. The wafers depicted include the as-grown wafer (wafer on the far left), the wafer after rapid thermal anneal in a nitriding environment (wafer second from left), and three wafers subjected to 360 minutes of oxidative anneal at 900°C, 950°C, and 1000°C. As shown in FIG. 7, long duration oxidative anneal is effective to enhance GOI yield at several temperatures, as evidenced by the lack of a pattern of gate oxide integrity degradation defects.

**[0058]** Empirical results to date provided data sufficient to prepare the contour plot depicted in FIG. 8, which depicts duration and temperature sufficient to achieve gate oxide integrity yield improvement for silicon wafers after they are subjected to a rapid thermal anneal in a nitriding ambient atmosphere. The present invention is directed to a method for the generation of the M-shape BMD depth profile associated with rapid thermal anneal in a nitriding ambient atmosphere. In such a profile, the peak BMD density occurs near the front surface layer, and the front surface layer comprises a precipitate free denuded zone having a depth generally less than about 40 micrometers, less than about 30 micrometers, or even less than about 20 micrometers, such as between about 10 micrometers and about 20 micrometers. The oxidative anneal restores the GOI yield of the surface of the wafer.

**[0059]** According to the current theory to date, the formation of  $\text{SiO}_2$  layer at wafer surface generates the interstitial silicon by consuming vacancies, and the interstitial silicon atoms injected are expected to dissolve or decrease the size of as-grown oxygen precipitate by crystal growth and will consume supersaturated vacancies generated by rapid thermal anneal in a nitriding atmosphere at a certain depth from wafer surface. GOI failure free perfect silicon was used as input materials and various temperature and time condition for oxidation were tested to find out minimum oxidation details. GOI yield was degraded after rapid thermal anneal in a nitriding atmosphere even if the input material is good for GOI. According to the method of the present invention, a oxidative anneal after removal of the silicon nitride layer which results from the rapid thermal anneal improves the degraded GOI yield over a variety of oxidative anneal durations and temperatures. See FIG. 8. Higher oxidation temperature and longer anneal duration were suitable in removing the GOI defect because density and diffusion length of the injected interstitials is increased in the interface between oxide and wafer. Therefore, our test results in this invention disclosure are well matched with the hypotheses and it was confirmed that oxidation is a practical (economical) method solving GOI degradation problem after rapid thermal anneal without any change of peak BMD density and shallow PFZ.

## V. Oxygen Precipitation Heat Treatment

**[0060]** Any thermal treatment sufficient to nucleate and grow oxygen precipitates is suitable for preparing wafers of the present invention. In some embodiments, the wafers are subjected to an oxygen precipitation heat-treatment at a temperature in excess of about 700°C for a duration sufficient to nucleate and grow oxygen precipitates. In some embodiments, the wafers are subjected to an oxygen precipitation heat treatment comprising the NEC1 test procedure, e.g., annealing the wafer for 4-8 hours at 800°C and then 16 hours at 1000°C. In some embodiments, the oxygen precipitation heat treatment prepares wafers comprising oxygen precipitates at an average concentration from the central axis to the circumferential edge of at least about  $1\times 10^7$  precipitates/cm<sup>3</sup>, or at least about  $1\times 10^8$  precipitates/cm<sup>3</sup>. In some embodiments, the oxygen precipitation heat treatment prepares wafers comprising oxygen precipitates at an average concentration from the central axis to the circumferential edge of at least about  $5\times 10^8$  precipitates/cm<sup>3</sup>. In some embodiments, the oxygen precipitation heat treatment prepares wafers comprising oxygen precipitates at an average concentration from the central axis to the circumferential edge of at least about  $1\times 10^9$  precipitates/cm<sup>3</sup>. In some embodiments, the oxygen precipitation heat treatment prepares wafers comprising oxygen precipitates at an average concentration from the central axis to the circumferential edge of at least about  $5\times 10^9$  precipitates/cm<sup>3</sup>. In some embodiments, the oxygen precipitation heat treatment prepares wafers comprising oxygen precipitates at an average concentration from the central axis to the circumferential edge of at least about  $1\times 10^{10}$  precipitates/cm<sup>3</sup>. Within the bulk region, the depth of peak concentration of oxygen precipitates occurring within about 10 to about 100 micrometers of the surface, such as from about 20 to about 100 micrometers of the surface, such as between about 20 to about 50 micrometers, such as between 20 to about 30 micrometers, or between about 10 micrometers and about 20 micrometers of the surface.

**[0061]** The process of the present invention thereby prepares a silicon wafer having a precipitate free zone in the front surface layer and a bulk region comprising oxygen precipitates. The depth, D, of the front surface layer comprising the precipitate free zone may be less than about 40 micrometers, less than about 30 micrometers, less than about 20 micrometers, less than about 15 micrometers, or even less than about 10

micrometers. In some embodiments, depth, D, of the front surface layer comprising the precipitate free zone may be at least about 1 micrometer, at least about 3 micrometers, or at least about 5 micrometers, as measured from the front surface of the wafer and toward the central plane. Wafers having an essential absence of oxygen precipitate nucleation centers shall mean wafers which, upon being annealed at a temperature of 800°C for four hours and then at a temperature of 1000°C for sixteen hours has less than  $10^7$  oxygen precipitates/cm<sup>3</sup>, or less than  $10^6$  oxygen precipitates/cm<sup>3</sup>. The process of the present invention is sufficient to dissolve small grown-in oxygen precipitates near wafer surface and further decreases the size of undissolved grown-in oxygen precipitate. Accordingly, the density of oxygen precipitate is decreased for both detectable and non-detectable sizes. Accordingly, in some embodiments, the front surface layer essentially lacks oxygen precipitates. The method of the present invention enables preparation of a wafer comprising a front surface that has no gate oxide integrity pattern related crystal defect bands. That is, the front surface lacks the type of defects that degrade GOI, as measured by a standard test.

## VI. Post-Process of Wafers

**[0062]** Silicon wafers of the present invention may be used in a variety of applications. For example, such wafers having a bare silicon surface polished to a specular finish (i.e., a polished wafer) may be used directly in an integrated circuit manufacturing process. Alternatively, the wafer may be used as a substrate for epitaxial deposition or SOI (by layer transfer or oxygen implantation).

### 1. Etching

**[0063]** If desired, the near-surface region of the wafers, e.g., generally up to about 2 micrometers, may be substantially, or even entirely, removed by chemical etching using etchants and techniques conventional in the art.

### 2. Polishing

**[0064]** If desired, the wafer may be chemically or chemomechanically polished to a specular finish prior to or after oxygen precipitation.

### 3. Epitaxial Layer

**[0065]** The wafer may be prepared for epitaxial layer deposition. If an epitaxial layer is to be deposited on the wafer, the process of the present invention may be carried out either before or after the epitaxial deposition. If carried out before, it may be desirable to stabilize the oxygen precipitate nucleation centers in the wafer after the process of the present invention and before the epitaxial deposition. If carried out after, it may be desirable to carry out the process of the present invention in the epitaxial reactor immediately after the epitaxial deposition, provided the cooling rates required by the process of the present invention can be achieved.

**[0066]** The epitaxial layer may be deposited onto the entire wafer, or, alternatively, onto only a portion of the wafer. The epitaxial layer preferably is deposited onto the front surface of the wafer. More preferably, it is deposited onto the entire front surface of the wafer. Whether it is preferred to have an epitaxial layer deposited onto any other portion of the wafer will depend on the intended use of the wafer. For most applications, the existence or non-existence of an epitaxial layer on any other portion of the wafer is not critical.

**[0067]** The wafer surfaces may comprise an oxide or nitride layer. For example, a silicon oxide layer forms on a silicon surface when it is exposed to air at room temperature and generally has a thickness of from about 10 to about 15 Å. Preferably, the nitride, oxide, or nitride/oxide layer is removed from the surface of the wafer before the epitaxial layer is deposited onto the surface.

**[0068]** Removal of a silicon oxide or nitride/oxide layer may be accomplished by heating the surface of the wafer in an oxidant-free atmosphere until the oxide or nitride/oxide layer is removed from the surface. For example, the surface of the wafer is preferably heated to a temperature of at least about 1100°C, and more preferably to a temperature of at least about 1150°C. This heating preferably is conducted while exposing the surface of the wafer to an atmosphere comprising H<sub>2</sub> or a noble gas (e.g., He, Ne, or Ar). More preferably, the atmosphere comprises H<sub>2</sub>. Most preferably, the

atmosphere consists essentially of H<sub>2</sub> because use of other atmospheres tends to cause etch pits to form in the surface of the wafer.

**[0069]** Generally, it is preferable to heat the wafer surface to remove the silicon oxide or nitride/oxide layer and then initiate silicon deposition less than 30 seconds (more preferably within about 10 seconds) after the oxide or nitride/oxide is removed. Generally, this may be accomplished by heating the wafer surface to a temperature of at least about 1100°C (more preferably at least about 1150°C) and then initiating the silicon deposition less than 30 seconds (more preferably within about 10 seconds) after the wafer surface reaches that temperature. Waiting to initiate silicon deposition for up to about 10 seconds after removal of the silicon oxide or nitride/oxide layer allows the temperature of the wafer to stabilize and become uniform.

**[0070]** Alternatively, the oxide or nitride/oxide layer may be chemically stripped. In embodiments where the silicon surface has a nitride/oxide layer, chemical stripping is the preferred means for removing the nitride/oxide layer. Chemical stripping may be done by means known in the art using phosphoric acid, hydrofluoric acid, or other acids as are known. In another alternative, the oxide or nitride/oxide layer may be etched by plasma etching, using, for example, eMAX from Applied Materials, or other methods as are known in the art.

**[0071]** In embodiments where the surface layer is predominantly a silicon nitride layer, the nitride layer may be removed by polishing, chemical etching, or plasma etching (such as eMAX from Applied Materials, or other etching methods as are known in the art).

**[0072]** The epitaxial deposition preferably is carried out by chemical vapor deposition. Generally speaking, chemical vapor deposition involves exposing the surface of the wafer to an atmosphere comprising silicon in an epitaxial deposition reactor, e.g., a Centura reactor available from Applied Materials. Preferably, the surface of the wafer is exposed to an atmosphere comprising a volatile gas comprising silicon (e.g., SiCl<sub>4</sub>, SiHCl<sub>3</sub>, SiH<sub>2</sub>Cl<sub>2</sub>, SiH<sub>3</sub>Cl, or SiH<sub>4</sub>). The atmosphere also preferably contains a carrier gas (preferably H<sub>2</sub>). For example, the source of silicon during the epitaxial

deposition may be SiH<sub>2</sub>Cl<sub>2</sub> or SiH<sub>4</sub>. If SiH<sub>2</sub>Cl<sub>2</sub> is used, the reactor vacuum pressure during deposition preferably is from about 500 to about 760 Torr. If, on the other hand, SiH<sub>4</sub> is used, the reactor pressure preferably is about 100 Torr. Most preferably, the source of silicon during the deposition is SiHCl<sub>3</sub>. This tends to be much cheaper than other sources. In addition, an epitaxial deposition using SiHCl<sub>3</sub> may be conducted at atmospheric pressure. This is advantageous because no vacuum pump is required and the reactor chamber does not have to be as robust to prevent collapse. Moreover, fewer safety hazards are presented and the chance of air or other gases leaking into the reactor chamber is lessened.

**[0073]** During the epitaxial deposition, the temperature of the wafer surface preferably is ramped to and maintained at a temperature sufficient to prevent the atmosphere comprising silicon from depositing polycrystalline silicon on the surface. Generally, the temperature of the surface during this period preferably is at least about 900°C. More preferably, the temperature of the surface is maintained in the range of between about 1050 and about 1150°C. Most preferably, the temperature of the surface is maintained at the silicon oxide removal temperature.

**[0074]** The rate of growth of the epitaxial deposition preferably is from about 0.5 to about 7.0 μm/min. A rate of about 3.5 to about 4.0 μm/min may be achieved, for example, by using an atmosphere consisting essentially of about 2.5 mole % SiHCl<sub>3</sub> and about 97.5 mole % H<sub>2</sub> at a temperature of about 1150°C and an absolute pressure of up to about 1 atm.

**[0075]** In some applications, the wafers comprise an epitaxial layer which imparts electrical properties. In some embodiments, the epitaxial layer is lightly doped with phosphorous. Therefore, the ambient for epitaxial deposition comprises phosphorous present as a volatile compound, such as, for example, phosphine, PH<sub>3</sub>. In some embodiments, the epitaxial layer can contain boron. Such a layer may be prepared by, for example, including B<sub>2</sub>H<sub>6</sub> in the atmosphere during the deposition.

**[0076]** Epitaxial deposition typically requires a post-epi cleaning step following epitaxial deposition to remove byproducts formed during the epitaxial

deposition. This step is used to prevent time-dependent haze, which results if such byproducts react with air. In addition, many post-epi cleaning techniques tend to form a silicon oxide layer on the epitaxial surface which tends to passivate (i.e., protect) the surface. The epitaxial wafers of the present invention may be cleaned by methods known in the art.

#### 4. Silicon on Insulator (SOI)

**[0077]** Wafers prepared in accordance with embodiments of the present disclosure may also be incorporated into a silicon on insulator structure. A silicon on insulator structure generally comprises a device layer, a handle wafer or supporting layer, and an insulating film or layer (typically an oxide layer) between the supporting layer and the device layer. Generally, the device layer is between about 0.5 and about 20  $\mu\text{m}$  thick. Silicon on insulator structures may be prepared using various techniques known in the art, as further described herein below.

**[0078]** If the support layer of the SOI structure comprises or is derived from a wafer of the present disclosure, preferably the process (e.g., creating a template for oxygen precipitation and activation of inactive oxygen precipitate nuclei) will be carried out before the device layer of the SOI structure has been attached to the handle wafer (or, in the case of ion implantation processes, before implantation occurs). If the present process is carried out prior to formation of the SOI structure, it may be desirable to stabilize the oxygen precipitate nucleation centers in the handle wafer after the process is complete and before preparation of the SOI structure begins. Additionally, if this approach is employed, the oxygen precipitation heat treatment of step S<sub>2</sub> may, in some embodiments, be achieved during formation of the SOI structure (such as in the case of wafer bonding), provided the treatment time and temperature employed by the SOI process are sufficient for oxygen precipitate formation.

**[0079]** It is to be further noted, however, that the present silicon wafer process may also be performed after the SOI structure has been prepared. Without being held to any particular theory, it is believed that the SOI structure will behave as a typical

single crystal silicon wafer, with the oxide layer acting as a free surface from which vacancies and self-interstitials may be injected and to which they may diffuse.

**[0080]** SOI structures may be prepared, for example, by the SIMOX process by subjecting the wafer of the present disclosure to an ion implantation process which, as noted above, is standard in the art as disclosed in U.S. Pat. No. 5,436,175 and Plasma Immersion Ion Implantation for Semiconductor Processing, Materials Chemistry and Physics 46 (1996) 132-139, both of which are incorporated herein by reference for all relevant and consistent purposes. In such a process, the ions are implanted into a silicon wafer substrate which is then subjected to a high temperature anneal to form a buried oxide, insulating layer. If, for example, oxygen ions are implanted, a buried insulating layer of silicon dioxide ( $\text{SiO}_2$ ) is formed. If nitrogen atoms are implanted, a buried layer of silicon nitride ( $\text{Si}_3\text{N}_4$ ) is formed. In such instances, the resulting SOI structure comprises a device layer and an insulating layer, both derived from a wafer produced by a method of the present disclosure. Because of the high temperature oxide formation anneal, typically about 1150°C to about 1400°C, oxygen solubility exceeds the typical oxygen concentration in the wafer so that preexisting precipitates may dissolve back into interstitial oxygen. In such instances, for some application an oxygen reduction secondary anneal may be performed following the SIMOX process. This embodiment, then, typically comprises performing the rapid thermal anneal and cooling process on a single crystal silicon wafer having essentially any oxygen concentration attainable using Cz crystal pulling techniques; forming an oxide insulating layer in the wafer; and performing a secondary anneal at a temperature in the range of about 700°C to about 1100°C.

**[0081]** SOI structures may also be prepared by bonding two wafers and removing a portion of one of the bonded wafers. For example, SOI structures can be prepared by the BESOI process, wherein the wafer of the present disclosure is bonded to another wafer, and then a substantial portion of one of the wafers is etched away using known wafer thinning techniques to obtain the device layer as disclosed in U.S. Pat. Nos. 5,024,723 and 5,189,500, each of which is incorporated herein by reference for all relevant and consistent purposes. In this instance, the resulting SOI structure comprises

(i) a device layer, (ii) a handle wafer or supporting layer, and (iii) an insulating layer between the device layer and the support layer.

**[0082]** In an alternative wafer bonding approach, hydrogen or another ion is implanted into one of the wafers and, after the two wafers are bonded, the bonded composite is subjected to a force which causes the bonded composite to cleave at the implantation site. For example, a SOI structure may be prepared by (1) the implantation of ions (e.g., hydrogen, nitrogen, etc.) in a wafer of the present disclosure by bombardment to produce a layer of gaseous microbubbles, while keeping the temperature below the temperature at which the gaseous microbubbles can escape therefrom by diffusion, (2) contacting the planar face of the wafer with a stiffener to form a bonded composite, and (3) subjecting the bonded composite to a thermal or mechanical stress which causes the wafer of the present disclosure to delaminate in the region of ion implantation. If thermal stress is used, the composite is heated to a temperature above that which the implantation of ions occurred in order to create a crystalline rearrangement and a pressure effect in the microbubbles resulting in a separation between the thin semiconductor film and the majority of the substrate as disclosed in U.S. Pat. No. 5,374,564 which is incorporated herein by reference for all relevant and consistent purposes. If the SOI structure is to comprise a wafer of the present disclosure as a stiffener, in one or more embodiments, the wafer is subjected to the ideal precipitating process described above before bonding to the planar face of the other wafer. In other embodiments, the low defect density silicon wafer may first be bound to a Czochralski-type single crystal silicon wafer, and then the entire SOI structure may be subjected to the ideal precipitating process and nuclei activation process described above.

**[0083]** In view of the above, it will be seen that the several objects of the invention are achieved.

**[0084]** This written description uses examples to disclose the invention, including the best mode, and also to enable any person skilled in the art to practice the invention, including making and using any devices or systems and performing any incorporated methods. The patentable scope of the invention is defined by the claims,

and may include other examples that occur to those skilled in the art. Such other examples are intended to be within the scope of the claims if they have structural elements that do not differ from the literal language of the claims, or if they include equivalent structural elements with insubstantial differences from the literal languages of the claims.

## WHAT IS CLAIMED IS:

1. A method of treating a single crystal silicon wafer, the method comprising:

heat treating the single crystal silicon wafer in a first ambient atmosphere comprising a nitrogen-containing gas at a temperature of at least about 1100°C to increase a density of crystal lattice vacancies in a bulk region of the single crystal silicon wafer and to form a silicon nitride layer on a front surface of the single crystal silicon wafer, wherein the single crystal silicon wafer comprises two major, parallel surfaces, one of which is the front surface and one of which is a back surface, a central plane between the front surface and the back surface, a circumferential edge joining the front surface and the back surface, a front surface layer having a depth, D, measured from the front surface and toward the central plane, and wherein the bulk region is between the front surface layer and the central plane;

removing the silicon nitride layer from the front surface of the single crystal silicon wafer;

heat treating the single crystal silicon wafer in a second ambient atmosphere comprising oxygen and a temperature between about 900°C and about 1100 °C for a duration greater than 30 minutes to form a silicon oxide layer on the front surface of the single crystal silicon wafer having a minimum thickness of at least about 50 Ångströms; and

removing the silicon oxide layer from the front surface of the single crystal silicon wafer.

2. The process of claim 1 wherein the first ambient atmosphere comprising the nitrogen-containing gas comprises nitrogen, ammonia, or a combination of nitrogen and ammonia.

3. The process of claim 1 or claim 2 wherein the single crystal silicon wafer is heated treated in the first ambient atmosphere comprising the nitrogen-containing gas

at a temperature of at least about 1100°C for a duration between about 1 second and about 120 seconds.

4. The process of claim 1 or claim 2 wherein the single crystal silicon wafer is heated treated in the first ambient atmosphere comprising the nitrogen-containing gas at a temperature of at least about 1100°C for a duration between about 1 second and about 60 seconds.

5. The process of claim 1 or claim 2 wherein the single crystal silicon wafer is heated treated in the first ambient atmosphere comprising the nitrogen-containing gas at a temperature of between about 1100°C and about 1200°C for a duration between about 1 second and about 60 seconds, and then heated treated in the first ambient atmosphere comprising the nitrogen-containing gas at a temperature of between about 1200°C and about 1300°C for a duration between about 1 second and about 60 seconds.

6. The process of any one of claims 1 through 5 wherein the silicon nitride layer is removed by polishing, chemical etching, or plasma etching.

7. The process of any one of claims 1 through 6 wherein the second ambient atmosphere comprising the oxygen-containing gas comprises oxygen, steam, or a combination of oxygen and steam.

8. The process of any one of claims 1 through 7 wherein the single crystal silicon wafer is heated treated in the second ambient atmosphere comprising the oxygen-containing gas at a temperature of between about 900°C and about 1100°C for a duration greater than 120 minutes.

9. The process of any one of claims 1 through 7 wherein the single crystal silicon wafer is heated treated in the second ambient atmosphere comprising the oxygen-containing gas at a temperature of between about 950°C and about 1100°C for a duration greater than 60 minutes.

10. The process of any one of claims 1 through 7 wherein the single crystal silicon wafer is heated treated in the second ambient atmosphere comprising the oxygen-

containing gas at a temperature of between about 1000°C and about 1100°C for a duration greater than 30 minutes.

11. The process of any one of claims 1 through 10 further comprising annealing the single crystal silicon wafer at a temperature and duration sufficient to form oxygen precipitates in the bulk region of the wafer.

12. The process of claim 11 wherein the bulk region comprises oxygen precipitates at a density of at least about  $1 \times 10^8 \text{ cm}^{-3}$  after heat treating in the second ambient atmosphere comprising oxygen.

13. The process of claim 11 wherein the bulk region comprises oxygen precipitates at a density of at least about  $1 \times 10^9 \text{ cm}^{-3}$  after heat treating in the second ambient atmosphere comprising oxygen.

14. The process of claim 11 wherein the bulk region comprises oxygen precipitates at a peak density of at least about  $5 \times 10^9 \text{ cm}^{-3}$  after heat treating in the second ambient atmosphere comprising oxygen.

15. The process of claim 11 wherein the front surface layer comprises oxygen precipitates at a density of less than about  $1 \times 10^7 \text{ cm}^{-3}$  after heat treating in the second ambient atmosphere comprising oxygen, and further wherein the depth, D, of the front surface layer is less than about 40 micrometers.

16. The process of claim 15 wherein the depth, D, of the front surface layer is at least about 5 micrometers.

17. The process of claim 11 wherein the front surface layer comprises oxygen precipitates at a density of less than about  $1 \times 10^6 \text{ cm}^{-3}$  after heat treating in the second ambient atmosphere comprising oxygen, and further wherein the depth, D, of the front surface layer is less than about 40 micrometers.

18. The process of claim 17 wherein the depth, D, of the front surface layer is at least about 5 micrometers.

19. The process of any one of claims 1 through 18 wherein the silicon oxide layer is removed by polishing, chemical etching, or plasma etching.

20. A single crystal silicon wafer comprising two major, parallel surfaces, one of which is a front surface and one of which is a back surface, a central plane between the front surface and the back surface, a circumferential edge joining the front surface and the back surface, a front surface layer having a depth, D, measured from the front surface and toward the central plane, and a bulk region is between the front surface layer and the central plane, wherein:

the bulk region comprises oxygen precipitates at a density of at least about  $1 \times 10^7 \text{ cm}^{-3}$  and a peak density of oxygen precipitates of at least about  $1 \times 10^9 \text{ cm}^{-3}$ , wherein the peak density is between the front surface layer and the central plane;

the front surface layer comprises oxygen precipitates at a density of less than about  $1 \times 10^7 \text{ cm}^{-3}$ , wherein the depth, D, of the front surface layer is between about 1 micrometers and about 40 micrometers; and

the front surface has no gate oxide integrity pattern related crystal defect bands.

21. The single crystal silicon wafer of claim 20 wherein the bulk region comprises oxygen precipitates at a density of at least about  $1 \times 10^8 \text{ cm}^{-3}$ .

22. The single crystal silicon wafer of claim 20 wherein the bulk region comprises oxygen precipitates at a density of at least about  $1 \times 10^9 \text{ cm}^{-3}$ .

23. The single crystal silicon wafer of claim 20 wherein the bulk region comprises oxygen precipitates at a peak density of at least about  $5 \times 10^9 \text{ cm}^{-3}$ , and further wherein the peak density is within about 40 micrometers of the wafer surface, such as within about 30 micrometers of the wafer surface, or between about 10 micrometers and about 20 micrometers from the wafer surface.

24. The single crystal silicon wafer of any one of claims 20 through 23 wherein the depth, D, of the front surface layer is between about 5 micrometers and about 30 micrometers.

25. The single crystal silicon wafer of any one of claims 20 through 23 wherein the depth, D, of the front surface layer is between about 5 micrometers and about 20 micrometers.

26. The single crystal silicon wafer of any one of claims 20 through 23 wherein the depth, D, of the front surface layer is between about 5 micrometers and about 10 micrometers.



FIG. 1



FIG.2B



FIG.2A



**FIG. 3A**



**FIG. 3B**



FIG. 3C



FIG. 3D



FIG. 4



FIG. 5



FIG. 6A



FIG. 6B



FIG. 6C



FIG. 7

GOI Improvement as function of oxidation time & Temp.  
<11.0 ppm, Post NH<sub>3</sub> MDZ



FIG. 8

# INTERNATIONAL SEARCH REPORT

International application No  
PCT/US2017/066063

**A. CLASSIFICATION OF SUBJECT MATTER**

|      |           |           |           |           |           |
|------|-----------|-----------|-----------|-----------|-----------|
| INV. | C30B29/06 | C30B33/00 | C30B33/02 | C30B33/08 | H01L21/00 |
| ADD. |           |           |           |           |           |

According to International Patent Classification (IPC) or to both national classification and IPC

**B. FIELDS SEARCHED**

Minimum documentation searched (classification system followed by classification symbols)

C30B H01L

Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched

Electronic data base consulted during the international search (name of data base and, where practicable, search terms used)

EPO-Internal, WPI Data

**C. DOCUMENTS CONSIDERED TO BE RELEVANT**

| Category* | Citation of document, with indication, where appropriate, of the relevant passages                                                        | Relevant to claim No. |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| X         | EP 1 624 482 A2 (MEMC ELECTRONIC MATERIALS [US]) 8 February 2006 (2006-02-08)                                                             | 20-26                 |
| A         | figure 1<br>claims 1, 2<br>paragraphs [0003], [0028] - [0030]<br>example 5<br>-----                                                       | 1-19                  |
| A         | US 2010/105191 A1 (HAYAMIZU YOSHINORI [JP] ET AL) 29 April 2010 (2010-04-29)<br>paragraph [0067] - paragraph [0091]<br>example 1<br>----- | 1-26                  |
| A         | US 2013/093060 A1 (OKA TETSUYA [JP] ET AL) 18 April 2013 (2013-04-18)<br>paragraph [0101] - paragraph [0113]<br>-----                     | 1-26                  |



Further documents are listed in the continuation of Box C.



See patent family annex.

\* Special categories of cited documents :

- "A" document defining the general state of the art which is not considered to be of particular relevance
- "E" earlier application or patent but published on or after the international filing date
- "L" document which may throw doubts on priority claim(s) or which is cited to establish the publication date of another citation or other special reason (as specified)
- "O" document referring to an oral disclosure, use, exhibition or other means
- "P" document published prior to the international filing date but later than the priority date claimed

"T" later document published after the international filing date or priority date and not in conflict with the application but cited to understand the principle or theory underlying the invention

"X" document of particular relevance; the claimed invention cannot be considered novel or cannot be considered to involve an inventive step when the document is taken alone

"Y" document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document is combined with one or more other such documents, such combination being obvious to a person skilled in the art

"&" document member of the same patent family

Date of the actual completion of the international search

Date of mailing of the international search report

9 March 2018

06/04/2018

Name and mailing address of the ISA/  
European Patent Office, P.B. 5818 Patentlaan 2  
NL - 2280 HV Rijswijk  
Tel. (+31-70) 340-2040,  
Fax: (+31-70) 340-3016

Authorized officer

Schmitt, Christian

# INTERNATIONAL SEARCH REPORT

Information on patent family members

|                                                          |
|----------------------------------------------------------|
| International application No<br><b>PCT/US2017/066063</b> |
|----------------------------------------------------------|

| Patent document cited in search report | Publication date | Patent family member(s) |                                                                                                                                                        | Publication date                                                                                             |
|----------------------------------------|------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| EP 1624482                             | A2               | 08-02-2006              | NONE                                                                                                                                                   |                                                                                                              |
| US 2010105191                          | A1               | 29-04-2010              | CN 101622381 A<br>DE 112008000486 T5<br>JP 5167654 B2<br>JP 2008207991 A<br>KR 20090116748 A<br>TW 200845223 A<br>US 2010105191 A1<br>WO 2008105136 A1 | 06-01-2010<br>21-01-2010<br>21-03-2013<br>11-09-2008<br>11-11-2009<br>16-11-2008<br>29-04-2010<br>04-09-2008 |
| US 2013093060                          | A1               | 18-04-2013              | CN 103003927 A<br>DE 112011101914 T5<br>JP 5439305 B2<br>JP 2012023182 A<br>KR 20140001815 A<br>TW 201214569 A<br>US 2013093060 A1<br>WO 2012008087 A1 | 27-03-2013<br>28-03-2013<br>12-03-2014<br>02-02-2012<br>07-01-2014<br>01-04-2012<br>18-04-2013<br>19-01-2012 |