

# INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT)

(51) International Patent Classification <sup>3</sup>:

G06F 9/04, 13/00, 15/20
H04M 3/00

A1

(11) International Publication Number: WO 84/ 02206

(43) International Publication Date: 7 June 1984 (07.06.84)

(21) International Application Number: PCT/US83/01830

(22) International Filing Date: 21 November 1983 (21.11.83)

(31) Priority Application Number: 445,982

(32) Priority Date: 1 December 1982 (01.12.82)

(33) Priority Country:

(71) Applicant: WESTERN ELECTRIC COMPANY, INC. [US/US]; 222 Broadway, New York, NY 10038 (US).

(72) Inventors: BENNETT, Joseph, Michael; 99 Tindall Road, Middletown, NJ 07748 (US). GORDON, Alan, Mayer; 91 Onyx Place, Matawan, NJ 07747 (US). SILVERIO, Vincent, John; 53 Blevins Avenue, Middletown, NJ 07748 (US). ZYDNEY, Herbert, Mortimer; 21 Holly Tree Lane, Rumson, NJ 07760 (US).

(74) Agents: HIRSCH, A.E. Jr.et al.; Post Office Box 901, Princeton, NJ 08540 (US).

(81) Designated States: AU, DE (European patent), FR (European patent), GB (European patent), JP, NL (European patent).

**Published** 

With international search report.

(54) Title: A TELEPHONE SWITCHING ARRANGEMENT



### (57) Abstract

A telephone switching arrangement (100) comprising a processor and memory is arranged to receive a cartridge (101, 102, or 103) having circuitry and instructions whereby the telephone switching arrangement is selectively changed in accordance with the instructions in the received cartridge.

### FOR THE PURPOSES OF INFORMATION ONLY

Codes used to identify States party to the PCT on the front pages of pamphlets publishing international applications under the PCT.

| AT   | Austria                               | LI   | Liechtenstein            |
|------|---------------------------------------|------|--------------------------|
| . AU | Australia                             | LK   | Sri Lanka                |
| BE   | Belgium                               | LU   | Luxembourg               |
| BR   | Brazil                                | MC   | Monaco                   |
| CF   | Central African Republic              | MG   | Madagascar               |
| CG   | Congo                                 | MR   | Mauritania               |
| CH   | Switzerland                           | MW   | Malawi                   |
| CM   | Cameroon                              | , NL | Netherlands              |
| DE   | Germany, Federal Republic of          | NO   | Norway                   |
| DK   | Denmark                               | RO   | Romania                  |
| FI   | Finland                               | SE   | Sweden                   |
| FR   | France                                | SN   | Senegal                  |
| GA   | Gabon                                 | SU   | Soviet Union             |
| GB   | United Kingdom                        | TD   | Chad                     |
| HU   | Hungary                               | TG   | Togo                     |
| JP   | Јарап                                 | US   | United States of America |
| KP   | Democratic People's Republic of Korea |      |                          |

#### A TELEPHONE SWITCHING ARRANGEMENT

This invention relates to a telephone switching arrangement comprising a processor, at least one memory 5 unit and a bus interconnecting the process to the at least one memory unit.

Modern electronic key telephone systems are typically marketed having a variety of systems sizes, station types, and feature combinations. Thus, the user 10 can cost-effectively select the particular telephone system which best matches his needs in terms of system size (number of central office lines and number of station sets), type of station set utilized, and call feature capabilities. In some processor controlled key telephone 15 systems, the operations of the system are controlled using preprogrammed read-only memories (ROMs) located on memory cards in a common control module.

A problem exists when a user decides to change system size, type of station set utilized, or features of 20 his existing key telephone system. Typically, these system changes require the replacement of both hardware and memory circuit cards in the common control module. Undesirably, the replacement of the hardware and memory circuit cards often require the services of a skilled craftsperson to 25 disassemble the common control module and make the desired changes to the system. What is desired is a simple, economic, and reliable arrangement to enable the user to make changes to the system without disassembling any part of the system.

The problem is solved in accordance with the invention in a telephone switching arrangement in which the bus is available to be connected to by removable circuitry, the processor in response to the connection of the removable circuitry to the bus arranges for the removable 35 circuitry to be used in conjunction with at least one memory unit.

30

#### Summary of the Invention

In the present invention, a processor controlled key telephone communication system is arranged to accept a user interchangeable plug-in memory cartridge which 5 supplements program instructions to the processor. user interchangeable memory cartridge contains preprogrammed ROMs and user-programmable RAMs which enable, for example, the system size, type of station set utilized, and call features to be changed in an economical, simple, 10 and reliable manner. In another aspect of the disclosed invention, the memory cartridge generates a control signal which causes the cartridge memory to supplement a section of the program memory in the system processor. Another feature of the invention provides additional user 15 installable cartridges to provide optional features such as music-on-hold, paging, external alert and power fail transfer without the need to disassemble any part of the system.

### Brief Description of the Drawing

The detailed description of the invention will be more fully appreciated from the illustrative embodiment shown in the drawings, in which:

FIG. 1 is an illustration of the components of a communication system useful in describing the present invention:

FIG. 2 is a schematic block diagram of the communication system illustrated in FIG. 1;

FIG. 3 is a schematic diagram of a memory cartridge and its connection to the common control module.

FIG. 4 is a schematic diagram of the battery protect module of the memory cartridge;

FIG. 5 is a schematic diagram of a cartridge which provides music-on-hold and paging capability; and

FIG.6 is a schematic diagram of a cartridge which provides a power failure transfer and external alert capability.



## Detailed Description

FIG. 1 shows a preferred embodiment of a communication system of the present invention. The communication system of FIG. 1 accommodates up to six telephone lines connected to station sets, ST1-ST6, and two central office (CO) lines, CO1 and CO2, connected respectively, via lines and connectors 105-112 to common control module 100.

Common control module 100 includes internal 10 memory and establishes and controls the intercom and central office line communications involving the station sets. Common control module 100 also may have three user accessible cartridge locations for inserting optional cartridges 101, 102 and 103 as shown in FIG. 1. 15 interchangeable programmed memory cartridge 101, for example, may be inserted in common control unit 100 to provide control for the operation of various optional system features. User interchangeable hardware cartridge 102 may provide the system with features such as 20 a music-on-hold capability utilizing an externally provided music source connected to a terminal MI and a system paging capability using terminal Pl. User interchangeable hardware cartridge 103 could provide the system with both a power failure transfer and alert capability.

produce 100 which controls the communication system of FIG. 1. Power supply 230 provides power to all the station sets ST1-ST6 as well as to all the circuit blocks of FIG. 2. Control module 100 consists of

0 microprocessor (CPU) 201 connected via address bus 202, data bus 203 and control bus 204 to program cartridge 101, read-only-memory (ROM) 205, random-access-memory (RAM) 206, protocol handler 207, line circuit controller 208 and decode logic and network controller (DLNC) 209.

35 Communications between microprocessor (CPU) 201 and the address, data and control busses is accomplished through input/output (I/O) ports which are buffered, respectively,



\_ 4 -

by buffers 210, 211 and 212. Program instructions from ROM 205 and/or program cartridge 101 control CPU 201 in a well known manner to perform the features and functions of the communication system. Additional memory, RAM 206, is utilized for storing and accessing user generated data associated with performing the desired function programmed in ROM 205.

In a preferred embodiment of control module 100, ROM 205 and RAM 206 provide, respectively, the program

10 memory and temporary memory required for performing the basic system communication functions. Additional or changed features and functions of the communication system are programmed in a user interchangeable program cartridge 101. Program cartridge 101 consists of

15 additional ROM and RAM for storing program instructions and temporary data associated with these new features and functions. As will be described in a later paragraph, the connection of program cartridge 101 may replace all or part of ROM 205 to implement these new or changed features

20 and/or functions in the communication system.

Microprocessor (CPU) 201 receives over busses 202-204 program instructions consisting of operation code and, if appropriate, an address field from ROM 205 and/or preprogrammed memory (program) cartridge 101. These program instructions enable CPU 201 to control communication connections between station sets ST1-ST6 and/or between a station set and central office lines C01 and C02. In response to the program instructions, CPU 201 performs the required memory reads, memory writes, decoding and other logical manipulation to the data and outputs control commands and data over busses 202-204 to various circuit modules (207-209).

One circuit module is Decode logic and network controller (DLNC) 209 which provides in a well-known manner various system timers, programmable tone generators, network control logic; and signals to select and control switch connections. Circuit DLNC 209 also generates a four



level interrupt signal INT and sanity timer overflow signal RESET for CPU 201. Finally, DLNC 209 provides various decoding logic to generate address selects and control signals (213-217) for controlling the operation of other 5 circuit modules.

In response to control signal 215 from DLNC 209, switch 228 operates to establish a voice connection between station sets ST1-ST6, and/or between any of the station sets and CO lines, COl-CO2. Switch 228 may be implemented 10 using standard well-known bipolar bilateral crosspoints.

In response to signal 213 from DLNC 209, tone shaping circuitry 222 may use conventional circuits well known in the art to generate the required tones to be outputted to station sets ST1-ST6 during the operation of 15 the various system features and functions.

In response to device control signal 216 from DLNC 209, line circuit controller (LCC) 208 decodes control signals from CPU 201 to enable the control of line circuits 224 via signal bus 229. Line circuits 224 provide 20 the standard line circuit functions such as CO line ringing detection, CO line current sensing, CO line closure, multifrequency signaling and rotary outpulsing, transmission gain, and isolation of the switch network 228 from hostile potentials and/or longitudinal noise on the CO lines.

In response to control signal 217, protocol handler (PH) 207 performs I/O station set communication via protocol interface 223. The operation of PH 207 is controlled by CPU 201 via address bus 202, data bus 203 and 30 control bus 204 in addition to control signal 217 from DLNC 209. Data to be transmitted to the connected station sets, ST1-ST6 is transferred by CPU 201 to a memory within PH 207. Similarly, data from the connected stations is read from PH 207 memory by CPU 201. Messages are regularly 35 sent to each station under control of PH 207 during an operation called the "scan" function. The messages are formulated by PH 207 in the format required for

communications between the station sets and common control module 100. Protocol interface 223 provides the actual interface between the protocol handler 207 and the telephone station lines 105-110.

Each station scan acts as a poll of that station which, in turn, responds with a message. transmissions between PH 207 and each station proceed sequentially until all stations have been scanned, at which time the scan cycle is said to be completed. Data transfer 10 between the CPU 201 and PH 207 occurs after a scan cycle is complete and prior to the beginning of a new scan cycle. Upon completion of a scan cycle, a scan complete signal is presented by PH 207 to DLNC 209. The DLNC then provides an interrupt signal INT to the CPU 201 via lead 236. Upon 15 receipt of signal INT, microprocessor CPU 201 completes the data exchange with PH 207.

In response to control signal 214 from DLNC 209, interface 227 couples signals between the optional cartridges 102 and 103 and switch 228 over, respectively, 20 busses 231 and 232. Thus, for example, when a line is placed on hold, control signal 214 permits the coupling of externally provided music to the held line. The music is received on lead M1 of cartridge 102 and is applied via connector 233 to bus 231, through interface 227 and switch 228 to the line placed on hold. Similarly, during a paging mode, a signal is coupled from the paging party's line through switch 228, interface 227 to lead Pl of cartridge 102.

In response to control signal 218 from DLNC 209, the contents of switch panel 225 are outputted to data bus 30 203. Switch panel 225 contains user inputted information on system options such as, for example, outpulsing or multifrequency tone signaling and outward dialing restrictions or station ringing preference. Control signal 219 from DLNC 209 enables light-emitting-diodes (LEDs) in display 226 to indicate the particular operating condition of the system.

FIG. 2 shows a user interchangeable program cartridge 101 connected to common control module 100. the user desires an available new or improved system communication feature or capability, a different program 5 cartridge 101 is plugged into common control module 100 to provide new system capability. The user interchangeability of the program cartridge 101 enables changes or additions in system capabilities to be made in an economical, simple and reliable manner without disassembly of any part of the system.

Program cartridge 101 may be constructed as an outer housing with an enclosed printed circuit board (not shown) containing the circuitry shown on FIG. 3. printed circuit board edge 308 is arranged in a well-known 15 manner to plug into a receptor means, connector 235, mounted on common control module 100. The leads in connector 235 include the address bus 202, data bus 203, control bus 204, dc power (+5v) 317, leads DA and DB. Program cartridge 101 consists of two groups of standard 20 memory devices identified as ROM bank 301 and RAM bank 302, which are selected for reading by decoder 303. RAM 302 can also be selectively written into using write enable circuit 304. Address bus 202 and control bus 204 connect to decoder 303 to provide access to ROM bank 301 and RAM bank 302. Data bus 203 connects to ROM bank 301 and RAM bank 302.

Power lead 317 provides dc power to ROM bank 301, RAM bank 302, decoder 303, and write enable circuit 304. Illustratively, the information in RAM bank 302 contains customer inputted information such as telephone assignment tables. To prevent the customer from having the tedious process of re-entering this information, the data in RAM bank 302 should be protected against inadvertent RAM write commands which can destroy the data in RAM. 35 these erroneous write commands occur during noise or software insanity conditions. In a preferred embodiment, write enable circuit 304 includes a RAM memory write

WO 84/02206 PCT/US83/01830

- 8 -

protect circuit.

Since RAM bank 302 is a volatile memory which requires a constant source of power to prevent the loss of information in its memory, a rechargeable back-up

5 battery 305 is provided. As will be described more completely in a later paragraph, rechargeable battery 305 provides a temporary source of power to RAM bank 302 via power protect circuit 306 and lead 316 during the time that a power interruption appears on lead 317 or when program cartridge 101 is disconnected from common control module 100.

With continued reference to FIG. 3, in a preferred embodiment of the common control module 100, ROM 205 may contain 48K words of memory. For illustrative purposes only, ROM 205 is shown in FIG. 3 as two ROMs, namely, ROM 312 and 315. When a program cartridge 101 is plugged into common control module 100 all or part of the ROM 205 memory is disabled and replaced by ROM 301 of program cartridge 101. Two disable circuits (including transistors 311 and 314) are responsive to signal leads DA and DB to control the connection of +5 volt power to ROM 312 and ROM 315, respectively. When switch 318 is connected to lead 317, a +5 volt disable signal is applied The +5 volt dc signal is applied across to lead DA. 25 resistor 310 and biases transistor 311 to a non-conducting state. When transistor 311 is non-conducting it disconnects +5 volt dc power from ROM 312 of ROM arrangement 205. For example, ROM 312 may be a group of ROM devices which comprise 16K of a total of 48K of memory. Note, if switch 318 is not connected to +5 volts on lead 317 then transistor 311 is "on" and +5 volt power enables the operation of ROM 312. In such a condition ROM 301 of program cartridge 101 does not replace ROM 312.

Similarly, when switch 307 is connected to

35 lead 317 a +5 volt disable signal is generated on lead DB.

The +5 volt dc signal is applied across resistor 313 and

biases transistor 314 to a non-conducting state. When

transistor 314 is non-conducting it disconnects +5 volt dc
power from ROM 315. In accordance with the previous
example, ROM 315 may be a group of ROM devices which
comprise the upper 32K of the 48K of memory of ROM
arrangement 205. Thus, depending on the position of
switches 307 and 318, program cartridge 101 replaces ROM
312 and/or ROM 315 of ROM arrangement 205 of common control
module 100.

In accordance with the present invention, it is 10 contemplated that mechanical means on the program cartridge 101 could also be used to operate a switch on common control module 100 to generate the disable signals for leads DA and DB. Moreover, it is further contemplated that a signal other than the +5 volt power could be used to 15 enable ROMs 312 and 315. For example, disabling the connection of the read lead or data bus 203 to ROMs 312 and 315 would accomplish the desired result. The disclosed switching technique is independent of both the amount of ROM switched out of common control module 100 and the 20 amount of ROM substituted therefor by program cartridge 101. The RAM located in common control module 100 can be supplemented by RAM located in program cartridge 101. The amount of ROM and/or RAM replaced or added to the system will depend on the amount of program instructions (ROM) and temporary memory (RAM) required to 25 implement the features and/or functions provided by program cartridge 101.

In a preferred embodiment of the invention, sufficient ROM 205 and RAM 206 (FIG. 2) could be provided with the communication system to provide a basic telephone service capability. Thus, no program cartridge 101 is required with such a basic system. With no program cartridge 101 connected to common control module 100, both leads DA and DB are open and transistors 311 and 314 enable operation of ROM 312 and 315.

Since RAM bank 302 requires a constant source of power to prevent the loss of information in its memory,

rechargeable battery back-up power is provided to power protect circuit 306 when the +5v power is interrupted. However, rechargeable battery 305 must be protected against discharging below a predetermined level to prevent the battery from entering a deep-discharge state. If battery 305 voltage reaches the deep-discharge level, it cannot be recharged and would have to be replaced by disassembling cartridge 101 or replacing the cartridge. Since power protect circuit 306 provides circuitry for providing both battery back-up and battery protection, the need for either disassembling or replacing cartridge 101 is eliminated.

FIG. 4 shows a schematic of a power protect circuit 306 that may be included in program cartridge 101. When program cartridge 101 is connected to common control module 100, +5 volt power on lead 317 powers RAM bank 302 via diode 401 and resistor 402 and lead 316. Concurrently, current flow through diode 403 and resistor 404 charges rechargeable battery 305 (nicad battery or equivalent) until the voltage on battery 305 approaches a full charge 20 (+5V minus voltage drop in diode 403) at which time current ceases to flow through diode 403 and resistor 404. During the time when +5V is present on lead 317, the voltage on lead 316 is approximately 4.8 volts. The voltage on lead 316 also appears across capacitor 408 and gate G of field-effect transistor (FET) 407. Since the voltage on gate G is greater than +1.5 to +3.0 volts, FET 407 conducts permitting current flow between drain D and source S. Thus, current flows from the emitter-base junction of 30 transistor 405 through resistor 406 through drain D and source S to ground. Transistor 405 is turned on permitting current flow from emitter E to collector C to lead 316. When the +5 volt dc power on lead 317 is interrupted or when program cartridge is disconnected from common control 35 module 100, no current flows through diode 401 and diode 403. RAM bank 302, however, is supplied current from battery 305 through the emitter-collector path of



35

transistor 405. As battery 305 supplies current it slowly discharges reducing its output voltage. If the voltage across battery 305 were permitted to drop below a predetermined value, battery 305 would not be rechargeable 5 when +5 volt dc power was reconnected to lead 317. The damage resulting from such a condition is permanent and would require the replacement of battery 305. To prevent such a deep-discharge condition, FET 407 turns off when the voltage at gate G falls below the +1.5 to +3.0 volt level. 10 When FET 407 turns off, transistor 405 also turns off and no current is allowed to flow to RAM bank 302. At this point battery 305 is disconnected from RAM bank 302 and is hence protected from reaching a deep-discharge condition. Obviously, the volatile memory contents of RAM bank 302 are 15 lost when the dc voltage is removed. When the +5 volt dc power is reapplied to lead 317, battery 305 is recharged through diode 403 and resistor 404. The content of RAM bank 302, however, would then have to be re-entered. FIG. 5 shows a schematic of an optional music-

20 on-hold/paging cartridge 102. Cartridge 102 is a user interchangeable hardware cartridge which controls the connection of external music-on-hold and paging circuitry to the system. Cartridge 102 includes an outer housing with a mounted circuit board (not shown) containing the circuitry of FIG. 5. An edge of the printed circuit board 500 plugs into a cartridge receptor, connector 233, of the interface 227. When a station or line is placed on hold, music received from the customer's music source Ml is coupled through isolation transformer 501, a well-known overvoltage protection and high frequency filter circuit 502, and music-on-hold volume control 503 to the MOH lead of interface 227. This music is distributed to the held line via switch 228 of common control module 100. Additionally, when the paging mode is not activated, music is provided as background music over the paging leads Pl via background music volume control 504, break contact KlA and transformer 505.

The paging mode is initiated when flip-flop 506 is set in response to a set paging mode signal (SPM) from interface 227. During the paging mode, the output of flip-flop 506 is at a ground potential. Switch 507 has a 5 tone signaling position 508 and a no tone signaling position 509. In the paging mode when switch 507 is set to position 508, the ground on output Q is connected to buffer amplifier 510 which operates relay Kl and well-known click suppression circuit 511. Click suppression circuit 511 prevents audible clicks from being outputted to paging leads Pl. Diode Dl connects across relay Kl between +V and the output of amplifier 511 to provide surge protection to amplifier 510.

When relay Kl operates, make contact KlB closes and break contact KlA opens. Thus, music provided via lead 15 M1 is interrupted and a page signal from lead PAGE of interface 227 is outputted via transformer 505 over page lines Pl. A tone signal precedes every voice paging signal received over lead PAGE. When switch 507 is in the tone position 508, relay K1 is immediately operated and a tone signal on lead PAGE is outputted to the paging system, not shown, via leads Pl.

When no tone signaling prior to voice paging is required, switch 507 is set to the no tone position 509. In the no tone position single shot 512 and OR gate 513 are connected to output lead  $\overline{\mathbb{Q}}$  of flip-flop 506. Single shot 512 is designed to provide a logic 1 output for a predetermined time (T seconds) in response to a ground input received from output lead  $\overline{\mathbb{Q}}$ . The output of single 30 shot 512 connects to one input of the two input OR gate 513, causing a logic 1 out of OR gate 513 for about T seconds. The logic 1 output of OR gate 513 connects to amplifier 510 and prevents the operation of relay Kl for approximately T seconds. With relay Kl not operated, make contact K1B remains open and hence the tone signal which occurs during the first T seconds of the paging mode is prevented from reaching transformer 505 and page leads Pl.

After T seconds, both inputs to OR gate 513 are at logic 0, ground potential, causing amplifier 510 to operate relay Kl. Thus, T seconds after the page mode is established, make contact K1B closes permitting voice 5 signal to be coupled to page leads Pl.

FIG. 6 shows a schematic of an optional extra alert and power failure transfer cartridge 103. Cartridge 103 is a user interchangeable cartridge which controls the connection of the extra alert and power 10 failure transfer circuitry to the system. Cartridge 103 includes an outer housing with a mounted printed circuit board (not shown) containing the circuitry of FIG. 6. edge of the printed circuit board 600 plugs into a cartridge receptor, connector 234, of control module 100.

In the event of a predetermined alert condition, an alert set AS, a signal is generated in interface 227 which sets flip flop 601. The operation of flip flop 601 causes output  $\overline{\mathbb{Q}}$  to ground causing relay K2 to operate. Diode D2 protects flip flop 601 from voltage transients 20 produced by relay K2. When relay K2 operates, make contact K2A closes and provides -48 v dc from interface 227 across leads Al signifying an alert condition to the customer. When the alert is cleared a reset signal AR from interface 227 clears flip flop 601 removing the -48 vdc 25 voltage from across leads Al. Additionally, in the event of a failure of the commercial AC power, -48 volts which is normally present from interface 227 via connector 234 is lost causing relay K3 to release. When relay K3 releases, break contacts K3A and K3B connect a standard station set 30 (not shown) via telephone pair S1 and interface 227, to central office line COl. Similarly, break contacts K3C and K3D connect another standard station set (not shown) via telephone pair S2 and interface 227 to central office line CO2.

Since during a commercial AC voltage failure 35 common control 100 and station sets ST1-ST6 would not have the required power to properly operate, limited telephone

WO 84/02206 PCT/US83/01830

- 14 -

service is provided by standard telephone sets which are connected over leads S1 and S2 to operate from the -48 volts provided via central office lines CO1 and CO2.

What has been disclosed is merely illustrative of the present invention. Other circuits and embodiments can be implemented by those skilled in the art without departing from the spirit and scope of the present invention.



30

35

### Claims

 A telephone switching arrangement comprising: a processor;

at least one memory unit; and

a bus interconnecting the processor to the at least one memory unit;

CHARACTERIZED IN THAT

the bus (202, 203, 204) is available to be connected to by removable circuitry (101);

the processor (201) in response to the connection of the removable circuitry (101) to the bus arranges for the removable circuitry to be used in conjunction with at least one memory unit (205).

2. A telephone switching arrangement in accordance with claim 1

CHARACTERIZED IN THAT

each memory unit being separately controlled
by an enable signal;

the connection of the removable circuitry to 20 the bus disables the enable signal.

3. A telephone switching arrangement in accordance with claim 2

CHARACTERIZED IN THAT

the enable signal supplies power to the

25 associated memory unit;

the disablement of the enable signal removes power to associated memory unit.

4. A telephone switching arrangement in accordance with claim 1

CHARACTERIZED IN THAT

the arrangement supplies power to removable circuitry when connected to the bus.

5. A telephone switching arrangement in accordance with claim 1

CHARACTERIZED IN THAT

the arrangement is further arranged to accept another removable circuitry for providing access to the



WO 84/02206 PCT/US83/01830

- 16 -

arrangement.

6. A telephone switching arrangement in accordance with claim 5

CHARACTERIZED IN THAT

the access provided by the another removable circuitry is a connection to other circuits in the arrangement whereby additional functions are provided by the arrangement.

10



1/4



FIG. 4







BUREAU OMPI WIPO WIPO







BUREAU OMPI WIPO WIPO WIPO WIPO

INTERNATIONAL SEARCH REPORT International Application No PCT/US83/01830 I. CLASSIFICATION OF SUBJECT MATTER (if several classification symbols apply, indicate all) 3 According to International Patent Classification (IPC) or to both National Classification and IPC 13/00, 15/20; HO4M 3/00 II. FIELDS SEARCHED Minimum Documentation Searched 4 Classification Symbols Classification System 364/200, 900; 179/18B, 18ES, 18R; 235/375 U.S. Documentation Searched other than Minimum Documentation to the Extent that such Documents are Included in the Fields Searched 5 III. DOCUMENTS CONSIDERED TO BE RELEVANT 14 Citation of Document,  $^{16}$  with indication, where appropriate, of the relevant passages  $^{17}$ Relevant to Claim No. 18

| ١ |      |     | •                                             |                                |
|---|------|-----|-----------------------------------------------|--------------------------------|
|   | Y    | US, | 4,278,844, (Jones) 14 July 1981               | 1                              |
|   | . А  | US, | 4,063,221, (Watson et al)<br>13 December 1977 | 1-6                            |
|   | A    | US, | 4,322,581, (Christian et al)<br>30 March 1982 | 1                              |
|   | A    | US, | 4,196,316 (McEowen et al)<br>01 April 1980    | 1                              |
|   | A    | US, | 4,361,877 (Dyer et al)<br>30 November 1982    | 1-6                            |
|   | . А  | US, | 4,328,544 (Baldwin et al)<br>04 May 1982      | 1-6                            |
|   | A,P  | US, | 4,377,852 (Thompson)<br>22 March 1983         | 1-6                            |
|   | Α, Ρ | US, | 4,412,282 (Holden)<br>25 October 1983         | 1                              |
|   |      |     |                                               | h - i-to-restional filing date |

- \* Special categories of cited documents: 15
- "A" document defining the general state of the art which is not considered to be of particular relevance
- "E" earlier document but published on or after the international filing date
- "L" document which may throw doubts on priority claim(s) or which is cited to establish the publication date of another citation or other special reason (as specified)
- "O" document referring to an oral disclosure, use, exhibition or other means
- "P" document published prior to the international filing date but later than the priority date claimed
- "T" later document published after the international filing date or priority date and not in conflict with the application but cited to understand the principle or theory underlying the invention
- "X" document of particular relevance; the claimed invention cannot be considered novel or cannot be considered to involve an inventive step
- "Y" document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document is combined with one or more other such documents, such combination being obvious to a person skilled in the art.
- "&" document member of the same patent family

| IV. CERTIFICATION                                                      |                                                     |  |  |  |
|------------------------------------------------------------------------|-----------------------------------------------------|--|--|--|
| Date of the Actual Completion of the International Search <sup>2</sup> | Date of Mailing of this Internation Search Report 9 |  |  |  |
| 17 January 1984                                                        |                                                     |  |  |  |
| International Searching Authority 1                                    | Signature of Authorized Officer 20                  |  |  |  |
| Z 11/ A Z T                                                            | Jerry Smith                                         |  |  |  |