#### WORLD INTELLECTUAL PROPERTY ORGANIZATION International Bureau #### INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT) | (51) International Patent Classification <sup>5</sup> : | | (11) International Publication Number: | WO 93/21663 | |---------------------------------------------------------|----|----------------------------------------|----------------------------| | H01L 31/18 A1 | A1 | (43) International Publication Date: | 28 October 1993 (28.10.93) | PCT/US93/03244 (21) International Application Number: (22) International Filing Date: 7 April 1993 (07.04.93) (81) Designated States: CA, JP, European patent (AT, BE, CH, DE, DK, ES, FR, GB, GR, IE, IT, LU, MC, NL, PT, (30) Priority data: 07/865,126 8 April 1992 (08.04.92) US US 07/865,379 8 April 1992 (08.04.92) (71) Applicant: GEORGIA TECH RESEARCH CORPORA-TION [US/US]; 400 Tenth Street, Centennial Research Building, Atlanta, GA 30332-0415 (US). (72) Inventors: JOKERST, Nan, Marie; BROOKE, Martin, Anthony; 7550 Chaparral Drive, Atlanta, GA 30350-4415 (US). ALLEN, Mark, George; 425 Spalding Drive, Atlanta, GA 30328-1918 (US). (74) Agent: HORSTEMEYER, Scott, A.; Hopkins & Thomas, 100 Galleria Parkway, N.W., Suite 1550, Atlanta, GA #### **Published** 30339 (US). With international search report. Before the expiration of the time limit for amending the claims and to be republished in the event of the receipt of amendments. (54) Title: PROCESS FOR LIFT-OFF OF THIN FILM MATERIALS FROM A GROWTH SUBSTRATE #### (57) Abstract Various novel lift-off and bonding processes (60, 80, 100) permit lift-off of thin film materials and devices (68), comprising $ln_xGa_{1-x}As_vP_{1-v}$ where 0 < x < 1 and 0 < y < 1, from a growth substrate (62) and then subsequent alignable bonding of the same to a host substrate (84). As a result, high quality communication devices can be fabricated for implementing a three dimensional electromagnetic communication network within a three dimensional integrated circuit cube (10), an array (90) of optical detectors (98) for processing images at very high speed, and a micromechanical device (110) having a platform (114) for steering or sensing electromagnetic radiation or light. ### FOR THE PURPOSES OF INFORMATION ONLY Codes used to identify States party to the PCT on the front pages of pamphlets publishing international applications under the PCT. | AT | Austria | FR | France | MR | Mauritania | |----|--------------------------|------|------------------------------|-----|--------------------------| | AU | Australia | GA | Gabon | MW | Malawi | | BB | Barbados | GB | United Kingdom | NL | Netherlands | | BE | Belgium | GN | Guinca | NO | Norway | | BF | Burkina Faso | GR | Greece | NZ | New Zealand | | BG | Bulgaria | HU | Hungary | PL | Poland | | BJ | Benin | IE | Ireland | PT | Portugal | | BR | Brazil | IT | Italy | RO | Romania | | CA | Canada | JР | Japan | RU | Russian Federation | | CF | Central African Republic | KP | Democratic People's Republic | SD | Sudan | | CG | Congo | | of Korca | SE | Sweden* | | CH | Switzerland | KR | Republic of Korea | SK | Slovak Republic | | CI | Cote d'Ivoire | KZ | Kazakhstan | SN | Senegal | | CM | Cameroon | 1.1 | Liechtenstein | SU | Soviet Union | | cs | Czechoslovakia - | LK | Sri Lanka | TD | Chad | | CZ | Czech Republic | 1.U | Luxembourg | TG | Togo | | DE | Germany | MC | Monaco | UA | Ukraine | | DK | Denmark | MG | Madagascar | us | United States of America | | ES | Spain | ML. | Mali | VN: | Viet Nam | | FI | Finland | . MN | Mongolia | | - | -1- # PROCESS FOR LIFT-OFF OF THIN FILM MATERIALS FROM A GROWTH SUBSTRATE 5 This document is a continuation-in-part of U.S. application serial no. 07/865,379 filed April 8, 1992, by the same inventors herein for THREE DIMENSIONAL INTEGRATED CIRCUITS, now U.S. Patent No. \_\_\_\_\_\_, and of U.S. application serial no. 07/865,126 filed April 8, 1992, by the same inventors herein for PROCESSES FOR LIFT-OFF OF THIN FILM MATERIALS AND FOR THE FABRICATION OF THREE DIMENSIONAL INTEGRATED CIRCUITS, now U.S. Patent No. \_\_\_\_\_ 15 20 10 #### FIELD OF THE INVENTION The present invention generally relates to integrated circuit technology, and more particularly, to novel processes for the lift-off of any thin film material or device from a growth substrate and alignable bonding of the same to a host substrate as well as to the implementation of three dimensional integrated circuit cubes, resonant cavity devices, optical detectors, and micromechanical devices using the foregoing novel processes. #### BACKGROUND OF THE INVENTION 25 The monolithic integration of gallium arsenide (GaAs) materials and devices with host substrates, such as silicon (Si), glass (SiO<sub>2</sub>), and polymers, will enable the fabrication of the next generation of integrated circuits, optical devices, and micromechanical devices, because it is known that $In_xGa_{1-x}As_yP_{1-y}$ materials, where 0<x<1 and 0<y<1, and devices comprising the foregoing materials are ideal for electromagnetic communications applications. 30 5 10 15 20 25 30 A standard technique for GaAs on Si integration is heteroepitaxial growth, which is described in H.Choi J. Mattia, G. Turner, and B.Y. Tsauer, "Monolithic Integration of GaAs/AlGaAs LED and Si Driver Circuit", <u>IEEE Electron Dev. Lett.</u>, vol.9, pp. 512-514, 1988. However, the crystal quality of this heteroepitaxial material is often inadequate for many optical applications. An integration method which seeks to preserve the high material quality of lattice-matched growth is the epitaxial lift-off process developed by Bell Communications Research, Inc., (Bellcore), as described in E. Yablonovitch, T.J. Gmitter, J.P. Harbison, and R. Bhat, "Double Heterostructure GaAs/AlGaAs Thin Film Diode Lasers on Glass Substrates", IEEE Phot. Tech. Lett., 1, pp. 41-42, 1989. Essentially, a thin aluminum arsenide (AlAs) sacrificial layer is deposited, or grown, on a GaAs substrate, and then GaAs/AlGaAs device epitaxial layers are grown on top of the AlAs layer. The GaAs/AlGaAs lattice-matched epitaxial layers are separated from the growth substrate selectively etching the AlAs sacrificial layer. device layers are then mounted in a hybrid fashion onto a variety of host substrates. The device layers are of high quality and are currently being used for the integration of GaAs/AlGaAs materials with host substrates, such as Si, glass, lithium niobate, and polymers. However, although the Bellcore technique yields high quality material, it has several problems, including the inability to align and selectively bond the devices. Moreover, there are difficulties in contacting and depositing material layers on both sides of the devices. Hence, at present, the Bellcore technique is inadequate for producing emitters, detectors, and modulators for three dimensional integrated circuits. -3- #### SUMMARY OF THE INVENTION The present invention provides various novel processes for monolithically integrating any thin film material or device, including semiconductors and semiconductors. The processes involve separation, "lift-off," of the thin film material or device from a growth substrate, selective alignment of the same, and then selective bonding of the same to a host substrate. Significantly, the novel processes may be utilized to produce and bond high quality emitters, detectors, modulators implementing for three dimensional communication, and consequently, the fabrication of three dimensional integrated circuit cubes is realized. various optical applications are also contemplated as described herein. Moreover, the processes may be utilized in the fabrication of micromechanical devices. 5 10 15 20 25 30 In accordance with the present invention, a first lift-off and bonding process (reference numeral 60; Figs. 3A-3G) comprises the following steps. A thin film material is deposited on a sacrificial layer situated on a growth substrate. Optionally, a device may be defined patterned in the thin film material. All exposed sides of the material or device, if applicable, are coated with a transparent carrier layer. The sacrificial layer is then etched away to release from the growth substrate the combination of the transparent carrier layer and either the material or the device. The material or device can then be selectively aligned and bonded to a host substrate. If the carrier layer comprises a plurality of devices, then they can be selectively bonded to the host substrate. Finally, the transparent carrier layer is removed, thereby leaving the material or device on the host substrate. In accordance with the present invention, a second lift-off and bonding process (reference numeral 80; Figs. 4A-4H) comprises the following steps. A thin film material is deposited on a sacrificial layer situated on a growth -4- substrate. Optionally, a device may be defined, or patterned, in the thin film material. All exposed sides, or the exposed region, of the material or device, if applicable, are coated with a carrier layer. The sacrificial layer is etched away to release the combination of the material or device and the carrier layer from the growth substrate. The material or device is then bonded to a transfer medium. The carrier layer is removed. Finally, the material or device is aligned and selectively bonded to a host substrate from the transfer medium. 5 10 15 20 25 30 35 In accordance with the present invention, a third lift-off and bonding process (reference numeral 100; Figs. 7A-7G) comprises the following steps. A thin film material is deposited on a sacrificial layer which is deposited on a growth substrate. Optionally, a device may be defined, or patterned, in the thin film material. All exposed sides, or the exposed region, of the material or device, if applicable, are coated with a carrier layer. The growth substrate is etched away. The sacrificial layer may be retained or is etched away. The device is bonded to a transfer medium. The carrier layer is removed. Finally, the material or device is aligned and bonded to the host substrate from the transfer medium. The present invention provides for three dimensional integrated circuit cubes (reference numeral 10; Fig. 1) and other applications via the aforementioned novel lift-off and bonding processes. These processes are used for monolithically integrating thin film electromagnetic emitters, detectors, or modulators. In a monolithic three integrated dimensional circuit cube fabricated accordance with the present invention, electromagnetic communication occurs vertically through any integrated circuit layer(s), which can have operational circuitry, and/or occurs laterally in the same integrated circuit layer. Electromagnetic signals are sent from an emitter -5- and received by one or more detectors situated at some other location anywhere in the integrated circuit cube. ₹ 5 10 15 20 25 30 35 In basic concept, the three dimensional integrated circuit cube can be described as follows. integrated circuit layer in the three dimensional integrated circuit has a first and a second side. emitter situated either on the first side or on a layer spaced from the first integrated circuit layer sends electromagnetic signals towards the direction of the first The emitter can have an emitting junction, for example, created by $In_xGa_{1-x}As_yP_{1-y}$ materials (n-type coupled to p-type), where 0 < x < 1 and 0 < y < 1. The signals sent from the emitter pass through one or more layers because the layers are transparent to the carrier frequency of the signals. A detector is situated to receive the electromagnetic signals from the direction of the second side. detector can be situated on the second side of integrated circuit layer or on a different layer in the integrated circuit. Moreover, the detector can have a detecting junction, for example, that may be created by the materials used in the emitter. Worth noting is that the emitter and detector may be identical except for electrical excitation, and may be freely interchanged by changing electrical excitation so as to further increase flexibility of the proposed invention. Finally, foregoing emitters and detectors can be situated anywhere throughout the integrated circuit so as to provide for a very complex and flexible three dimensional communication network. The present invention provides for the fabrication of a high performance resonant cavity device (reference numeral 50; Fig. 2C), which can be operated as an emitter, detector, or modulator. The resonant cavity device comprises an active region having a first side and a second side. The active region may have a diode configuration or some other element which emits, detects, or modulates electromagnetic energy. A first mirror layer is situated adjacent to the first side of the device and is deposited after the active region is deposited on a first substrate. A second mirror layer is situated adjacent to the second side and is deposited after the active region with the first mirror layer are bonded to a second substrate. 5 10 15 20 25 30 35 The present invention provides for the fabrication of an array of optical detectors (reference numeral 90; Figs. 5, 6) for an imaging or video system. The array of optical detectors is monolithically formed on an external surface of an integrated circuit. Each integrated layer has a polyimide or other electrically insulating layer with a top and a bottom and a hole therethrough leading to processing circuitry. The thin film detectors, placed on top of the polyimide or other electrically insulating layer, convert the optical signal to an electrical signal. The processing circuitry is configured to process the converted optical signals. The hole is filled with a conductor configured to transport the converted optical signals to the processing The detectors can be made of an epitaxial circuitry. layer, for example, comprised of either GaAs, InGaAsP situated at the top of the polyimide layer in contact with the metal. The epitaxial layer alone can create a detecting junction, or the epitaxial layer in combination with the metal can create a detecting junction which receives optical signals from an exterior source and immediately transmits the signals to the processing circuitry. The present invention provides for the fabrication of a micromechanical device (reference numeral 110; Fig.8, 101) for providing efficient steerable optical coupling with integrated circuitry. The micromechanical device comprises a movable platform supported by legs on a substrate. The substrate has one or more substrate electrodes and the platform has a bottom electrode. The platform is moved by applying a first electrical source -7- between the first and bottom electrodes. Moreover, a photonic device resides on the platform and is movable with the platform. The photonic device has a top electrode thereon. Further, the photonic device serves as a light interface, by emitting, receiving, or modulating light, when a second electrical source is applied between the top and the bottom electrodes. 5 10 15 25 30 35 #### FEATURES AND ADVANTAGES The present invention overcomes the deficiencies of the prior art, as noted above, and further provides for the following features and advantages. An advantage of the novel processes of the present invention is that they provide for the lift-off of any thin film material or device from a growth substrate, alignment of the same, and then selective bonding of the same to a host substrate. The thin film material and the host substrate can comprise any materials, including amorphous, polycrystalline, crystalline materials, or combinations thereof. Another advantage of the novel processes of the present invention is that they provide a means for handling and bonding discrete devices which are too thin and delicate for manipulation by conventional means. Another advantage of the novel processes of the present invention is that they provide for the lift-off and bonding of $In_xGa_{1-x}As_yP_{1-y}$ materials and devices (n-type or p-type), where 0< x<1 and 0< y<1, which are ideal for communications and optical applications. Another advantage of the novel processes of the present invention is that they provide for selective alignment and selective bonding of particular devices from arrays of devices to existing circuitry. Moreover, contacts may be provided on both sides of the device. Another advantage of the novel processes of the present invention is that material layers, such as metals, -8- semiconductors, or dielectrics, can be easily applied to both sides of a thin film material or device, thereby potentially decreasing cost and improving performance. An example is a low cost, high performance, resonant cavity emitter, detector, or modulator. 5 10 15 20 25 30 35 Another advantage of the novel processes of the present invention is that they can be used to easily, inexpensively, and efficiently fabricate three dimensional communication networks within integrated circuits. As a result, massively parallel processing is possible, thereby enhancing processing speed. Another advantage of the processes of the present invention is that they provide for extensive image processing and video applications. Optical detectors fabricated from semiconductor materials, such as GaAs, InP, or InGaAsP based materials, can be integrated directly on top of an existing Si, GaAs, or Si substrate. Further, the Si substrate could have processing circuitry for processing signals received by individual optical detectors or aggregates thereof. Another advantage of the processes of the present invention is that they can be utilized to fabricate micromechanical devices. Thin film materials or devices can be bonded to a very small movable element of the micromechanical device. Another advantage of the three dimensional integrated circuit cube of the present invention is that it provides for massively parallel input/output (I/O) ports. Specifically, the number of I/O lines which can interface to an integrated circuit is substantially enhanced, because I/O contacts can be placed not only around the sides of the integrated circuit cube, but also on the top and bottom. These I/O can be very fast, and optical I/O as well. In essence, integrated circuit "cubes" are constructed. Another advantage of the three dimensional integrated circuit cube of the present invention is that electronic -9- circuits can be produced to occupy less space due to an enhanced three dimensional interconnection network. Another advantage of the three dimensional integrated circuit cube of the present invention is that they can be fabricated from inexpensive Si and/or GaAs wafers. In other words, integrated circuits can be first fabricated in an inexpensive manner using conventional Si or GaAs foundries. Then, optical emitters and/or detectors can be attached to the foundry Si or GaAs circuits in post-processing steps. 5 10 15 20 25 30 Another advantage of the three dimensional integrated circuit cube of the present invention is that the Si or GaAs circuitry and the emitters/detectors can be independently optimized and/or tested before integration for high yield and high performance. Further features and advantages of the present invention will become apparent to one skilled in the art upon examination of the following drawings and the detailed description. It is intended that any additional features and advantages be incorporated herein. ### BRIEF DESCRIPTION OF THE DRAWINGS The present invention, as defined in the claims, can be better understood with reference to the following drawings. The drawings are not necessarily to scale, emphasis instead being placed upon clearly illustrating principles of the present invention. Fig. 1 shows a three dimensional integrated circuit cube having three dimensional electromagnetic communication capabilities throughout; Figs. 2A-2C show examples of various electromagnetic communication devices which are usable as emitters, detectors, or modulators within the three dimensional integrated circuit cube of Fig. 1 or in other various applications; -10- Fig. 3A-3G show a first lift-off and bonding process for thin film materials or devices, such as the devices of Figs. 2A-2C, wherein a carrier layer is utilized to lift-off and protect the thin film materials or devices; Figs. 4A-4H show a second lift-off and bonding process for thin film materials or devices, such as the devices of Figs. 2A-2C, wherein a transfer medium is utilized to transfer and invert the thin film materials or devices; Fig. 5 shows an array of optical detectors; Fig. 6 shows a partial cross section of the array of optical detectors of Fig. 5 taken along line 6'-6'; Figs. 7A-7G show a third lift-off and bonding process for producing the optical detectors of Figs. 5 and 6; Fig. 8 shows a micromechanical device; 5 10 15 20 25 30 35 Fig. 9 shows a photonic device used in the micromechanical device of Fig. 8; and Figs. 10A-10I show a fabrication process for producing the micromechanical device of Fig. 8, and specifically, Fig. 10I shows a cross section of the micromechanical device of Fig. 8 taken along line 10I'-10I'. #### DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS #### I. Three Dimensional Integrated Circuits Fig. 1 illustrates a multilayered integrated circuit cube (IC) 10 wherein electromagnetic communication can occur in all directions throughout the three dimensional structure. Significantly, in addition to communication, vertical communication can occur directly through one or more integrated circuit layers 12, 14, thereby resulting in a truly three dimensional communication network. Although not shown for simplicity, the integrated circuit cube 10 can have numerous layers, and the principles described herein are equally applicable. In the present invention, integrated circuit layers communicate via electromagnetic signals which can pass -11- unhindered through the layers due to the wavelength associated with the electromagnetic signals. If layers 12, 14 are fabricated from Si, then the electromagnetic signals must have a wavelength $\lambda$ greater than 1.12 micrometers ( $\mu$ m) order for the Si to be transparent electromagnetic signals. If the layers 12, 14 are GaAs, then the wavelength $\lambda$ must be greater than 0.85 $\mu m$ to establish transparency of the electromagnetic signals. However, many communications wavelengths are possible depending upon the chemical composition of the layers 12, Furthermore, with the implementation of modulation techniques, the number of potential communication channels is virtually infinite. ş 5 10 30 35 2 As shown in Fig. 1, electromagnetic communication 15 devices 16-22 are positioned throughout the integrated circuit cube 10 to permit communication throughout the cube 10, and importantly, to permit vertical communication through IC layers 12, 14. Each of the communication devices 16-22 can be operated as an emitter, detector, or 20 modulator, and these devices 16-22 communicate signals amongst each other as indicated by propagation arrows in Moreover, the electromagnetic communication Fig. 1. devices 16-22 can also be switched so as to operate as more than one of the foregoing communication elements. 25 words, for example, any of the electromagnetic communication devices 16-22 could be switched to operate as both an emitter and a detector, or as a transceiver. Figs. 2A through 2C show various specific examples of electromagnetic communication devices which can be used to implement the electromagnetic communication channels of Fig. 1. Figs. 2A through 2C illustrate devices having diode configurations. Each diode configuration can act as an emitter, detector, and/or modulator, which concept is well known in the art. Essentially, electromagnetic signals (including optical signals) are created, detected, or modulated by the diode configurations based upon the 5 20 25 30 35 electrical biasing applied to the junction formed by the two materials adjoined in each of the diode configurations. For a discussion of diode configurations used for electromagnetic communications purposes, see S.M. Sze, Physics of Semiconductor Devices (1981). It should be noted that the devices of Figs. 2A-2C must be of very high quality in order to communicate at the wavelengths mentioned previously relative to Si $(\lambda>1.12\mu\text{m})$ and GaAs $(\lambda>0.85)$ . The electromagnetic communication devices of Figs. 2A-2C are described hereafter. Fig. 2A shows a metal-semiconductor-metal (MSM) diode 33. In the MSM diode 33, $In_xGa_{1-x}As_yP_{1-y}$ materials 28 (n-type or p-type), where 0<x<1 and 0<y<1, are coupled to a metal 32, such as gold, silver, copper, aluminum, or the like. Figs. 2B shows another semiconductor diode 33. An n-type $In_xGa_{1-x}As_yP_{1-y}$ material 36, where 0<x<1 and 0<y<1, is coupled to a p-type $In_xGa_{1-x}As_yP_{1-y}$ , material 38, where 0< x'<1 and 0< y'<1. Fig. 2C shows a resonant cavity device 50 having an active region 56, mirrors 54 adjacent to the active region 56, and optional contact layers 58 adjacent to the mirrors 54. The active region 56 can be a diode configuration, for example, one of those diode configurations shown in Figs. 2A or 2B, or some other suitable element which emits, detects, or modulates electromagnetic energy. Mirrors 54 may comprise any metal, semiconductor, or dielectric layer, or combinations thereof, but preferably is a plurality of ${\rm In}_x{\rm Ga}_{1\text{-}x}{\rm As}_y{\rm P}_{1\text{-}y}$ semiconductor layers where 0<x<1 and 0<y<1, for providing essentially signal frequency filtering, which concept and implementation is well known in the art. other words, the vertical span of the mirrors 54, or the distance between each metal layer 58 and the active region 56 determines the wavelength of signal which is received with the highest signal intensity. Finally, the contact layers 58 may comprise a metal, semiconductor, dielectric layer, or combinations thereof, but preferably is a metal layer, for biasing the device 50 so that it responds as an emitter, detector, or modulator. However, it should be noted that the device 50 may be biased by some other means, such as with an optic beam, in which case, the contacts 58 are not required for operation of the device 50. Ç 5 10 15 20 25 30 35 Communication using the diode configurations is initiated as follows. The diode configuration is first biased with a voltage. Propagation or reception depends, in large part, upon the device design and direction of voltage biasing. The diode configurations of Fig. 2A through 2C will send and receive electromagnetic signals having wavelengths $\lambda$ between 1.3 and 1.55 microns, which is well above the Si and GaAs transparency wavelength thresholds of 1.12 and 0.85 microns, respectively. Note that communication is possible using different emitter and detector types, depending upon the materials utilized in the configuration. Ιt is further envisioned that modulators, instance. multiple quantum well (WOM) reflective electroabsorption light modulators, that emitters, instance, surface emitting lasers (SELs) and vertical cavity surface emitting lasers (VCSELs), detectors, for instance, resonant cavity detectors which are developed from $In_xGa_{1-x}As_vP_{1-v}$ compounds, where 0< x< 1 and 0<y<1, can be employed to more efficiently communicate the signals in the three dimensional integrated circuit cube 10 of Fig. 1. These devices cause less heating problems and can switch much faster than diode configurations. Detailed discussions regarding SELs and VCSELs can be found in IEEE Journ. Ouant. Elect., Vol. 64, No. 6, Special Issue on Semiconductor Lasers, 1991, and J. Jewell, J. Harbison, A. Scherer, Y. Lee and L. Florez, <u>IEEE Journal Quant. Elect.</u>, Volume 7, No. 6, pp. 1332-1346. -14- The bonding of high quality In, Ga1, As, P1, based materials and devices to host substrates is a key element to the realization of the diode configurations of Figs. 2A-2C and the envisioned laser configurations, and more generally, to the realization of three dimensional IC cubes and other applications in accordance with the present invention. To provide for the bonding of In, Ga1, As, P1, based materials, the inventors have developed several advanced lift-off and bonding processes 60, 80, 100 discussed in detail hereafter. These processes 60, 80, 100 generally provide for lifting-off and subsequent bonding of thin film materials or devices, such as compound semiconductors, having a thickness of typically less than 20 micrometers. # 15 II. First Lift-Off And Bonding Process 5 10 20 25 30 35 Figs. 3A through 3G illustrate a first lift-off and bonding process 60 wherein a carrier layer 74 is utilized to lift off, protect, transport, align, and ultimately bond thin film materials 66 or devices 68, including compound semiconductors. With reference to Fig. 3A, a growth substrate 62 is provided with a sacrificial layer 64 and a thin film material 66. The sacrificial layer 64 and material 66 are deposited on the growth substrate 62 using any conventional technique. The material 66 can be any material, including amorphous material, polycrystalline material, crystalline material (for example, an epitaxial material), or combinations of the foregoing materials. Furthermore, "depositing" in the context of this document refers to any process for growing or forming one material on another as in the case of an epitaxial material. In the preferred embodiment, the growth substrate 62 is GaAs. The sacrificial layer 64 is a thin layer of aluminum gallium arsenide $Al_xGA_{l-x}As$ , where $0.6 \le x \le 1.0$ . Moreover, the material 66 comprises $In_xGa_{l-x}As_yP_{l-y}$ (n-type or p-type), where 0 < x < 1 and 0 < y < 1. **-**15- Although not required to practice the novel process 60, mesa etch processing may be employed to pattern the material 66 in order to form one or more devices 68. simplicity, the discussion hereafter refers only to the devices 68 and not to the material 66, but it should be understood that the discussion is equally applicable to the material 66 in an unpatterned state. Moreover, Fig. 3B shows several devices 68 to emphasize that, in general, the process 60 is performed on a mass scale to produce large pluralities of the devices 68 at a time. The devices 68 can be, for example, a transistor, diode configuration, communication device, compound semiconductor device, or any The mesa etch uses, for example, a other desired device. photoresist mask and is performed using, for instance, $H_2SO_4:H_2O_2:H_2O$ (1:8:160) as a fast gross etch with a final selective etch of NH<sub>4</sub>OH:H<sub>2</sub>O<sub>2</sub>(1:200) which stops at the AlAs sacrificial layer 64. 5 10 15 20 25 30 35 Other processing steps can occur relative to the devices 68 either before or after the mesa etch patterning. For instance, as shown in Fig. 3C, one or more material layers 72 can be deposited on the devices 68. The material layers 72 may comprise metals (for contacts, as an example), semiconductors, or dielectrics. Deposition of the material layers 72 can occur using any of numerous conventional techniques. In the preferred embodiment, material layers 72 are deposited on the devices 68 via vacuum deposition. Next, the devices 68, with or without material layers 72, are completely coated with a carrier layer 74. In the preferred embodiment, the carrier layer 74 is either a transparent polyimide or other organic material which itself can be made to act as a release layer. Apiezon W, which is essentially a black, opaque wax, can also be utilized as described in U.S. Patent 4,846,931 to Gmitter et al. of Bellcore. Furthermore, it is also possible that the carrier layer 74 could be a metal, which has been -16- evaporated, sputtered, and/or plated over the devices 68. However, use of a transparent polyimide is preferred for several reasons. Because of its transparency, devices 68 can be viewed while encapsulated and therefore aligned as be further discussed hereinafter. polyimides exhibit the desirable mechanical property of being under residual tensile stress at room temperature. See Allen, M.G., Mehregany, M., Howe, R.T., and Senturia, "Microfabricated Structures for the Measurement of Residual Stress, Young's Modulus, Ultimate Strain of Thin Films, " Applied Physics Letters, Volume 51, No. 4, pp. 241-244, 1987. Finally, the thermal properties of polyimides are excellent. Temperatures in excess of 400°C can be maintained without damage to the polyimide or devices 68 protected thereby. 5 10 15 20 25 30 35 Next, as shown in Fig. 3E, the sacrificial layer 64 is etched away using a standard HF: $\mathrm{H}_2\mathrm{O}$ (1:10) etch solution to separate the devices 68 and surrounding carrier layer 74 from the growth substrate 62, as shown in Fig. 1E. In accordance with a significant aspect of the present invention, metal layers (e.g., Al) or $\mathrm{Al}_x\mathrm{Ga}_{1x}\mathrm{As}$ layers where $\mathrm{x}>0.4$ can be included in the devices 68, because the devices 68 are protected on their sides from the etch solution $\mathrm{HF:H}_2\mathrm{O}$ (1:10) by the carrier layer 74. For a further discussion, see I. Pollentier, L. Buydens, P. Van Daele, P. Demeester, "Fabrication of GaAs--AlGaAs GRIN--SCH SQW Laser Diode on Silicon by Epitaxial Lift-Off," IEEE Phot. Tech. Lett., 3, 2, pp. 115-117, 1991. After the combination of the devices 68 and the carrier layer 74 has been etched away from the substrate 62, the combination can easily be handled and transported. The devices 68 are next placed in contact with a host substrate 84, as shown in Fig. 3F. If the carrier layer 74 is a transparent polymer, alignment of the devices 68 with particular circuitry on the host substrate 84 is easily accomplished. The devices 68 are bonded to the host substrate 84 by a variety of forces, including vander Waals bonding and metal-metal annealing. "Bonding" means affixing, adhering, or otherwise attaching one existing material or device to another. ş 5 10 15 20 25 30 35 After the devices 68 have been aligned and positioned over desired locations on top of the host substrate 84, the carrier layer 74 is dissociated from the devices 68. The dissociation can be effectuated using many techniques. For example, the bond between devices 68 and the carrier layer 74 can be broken by the following well known methods: (1) thermally, for example, through spot heating or through local application of high-intensity laser light, (2) photolytically through local exposure to short-wavelength laser light, (3) photochemically through local exposure to short-wavelength laser light in the presence of a reactive gas, or (4) chemically by etching or dissolution. After dissociation, the devices 68 are in contact with the desired locations on the host substrate 84, as indicated in Fig. 3G. Preferably, the procedure in Fig. 3G is performed within a clean room. Moreover, the host substrate 84 can comprise a Si or GaAs circuit which has been developed and optimized, in perhaps a foundry, independent of the devices 68. An oven-annealing step may be desirable at this point to further consolidate and strengthen the bonds between the devices 68 and the host substrate 84. Furthermore, a whole-wafer cleaning might also be carried out to remove any residual material from the carrier layer 74. Another aspect of the first lift-off and bonding process 60 is that a peripheral frame (not shown) can be bonded to the carrier layer 74 before the growth substrate 62 is freed. The peripheral frame can help in handling and aligning the devices 68. The assembly would resemble a PCT/US93/03244 5 10 15 20 25 30 35 mounted pellicle after release from the growth substrate 62. #### III. Second Lift-Off And Bonding Process Figs. 4A through 4H illustrate a second lift-off and bonding process 80 utilizing a transfer medium for transporting and inverting the devices 68. As with the first lift-off and bonding process 60, the second lift-off and bonding process 80 may be used to fabricate the electromagnetic communication devices 27, 33, 50 of Figs. 2A-2C. The process steps described relative to Fig. 3A-3E of the first lift-off and bonding process 60 are substantially identical to the respective process steps of Figs. 4A-4E of the second lift-off and bonding process 80. Consequently, the discussion relative to Figs. 3A-3E is incorporated herein by reference and is applicable to the second lift-off and bonding process 80. At the step shown in Fig. 4F, the second lift-off and process 80 calls for placing the freely maneuverable combination of the devices 68 and the carrier layer 74 onto a transfer medium 76, which in the preferred embodiment, is a diaphragm assembly comprising a diaphragm 78 and support ring 82. The diaphragm assembly 76 is a drum-like structure fabricated using any standard micromachining techniques. Preferably, the diaphragm assembly 76 is formed by first coating a Si wafer with approximately 4 microns of a transparent polyimide. The transparent polyimide is spin cast from a commercially available polymeric acid solution (DuPont PI 2611) which is baked at 150°C in air for 30 minutes and cured at 400°C in nitrogen for 1 hour. After the Si wafer has been coated with the polyimide, the central portion of the Si wafer is etched from the backside using a HF:HNO3:H2O etchant using a single-sided etching technique. A single-sided etching technique for this -19- purpose is disclosed in J.Y. Pan and S.D. Senturia, "Suspended Membrane Methods for Determining the Effects of Humidity on the Mechanical Properties of Thin Polymer Films," Society of Plastics Engineers Technical Papers: ANTEC '91, Volume 37, pp. 1618-1621, May, 1991. The etching process results in the diaphragm assembly 76 having a polymeric diaphragm 78, which measures approximately 4 $\mu$ m thick and 3-25 millimeters (mm) in diameter, and which is supported by a Si ring 82. The polymeric diaphragm 78 is transparent, taut, and mechanically tough. Thus, the polymeric diaphragm 78 is ideal as a carrier for the devices 68. 7 5 10 15 20 25 30 35 Optionally, a low power oxygen plasma etch is performed on the diaphragm 78 prior to bonding of the devices 68. The oxygen plasma etch enhances the adhesion of the devices 68 to the diaphragm 78. Next, the carrier layer 74 is dissolved while affixed to the diaphragm assembly 76. In the preferred embodiment, trichloroethylene is used to dissolve the Apiezon W. As a result, the devices 68 are left alone bonded to the top of the polymeric diaphragm 78. Note that the prelift-off processing materials, for example, the material layers 72, now reside on the top of the devices 68 supported by the polymeric diaphragm 78. As shown in Fig. 4G, the devices 68 can now be selectively aligned through the transparent polymeric diaphragm 78 and bonded to a host substrate 84. Note that one or more devices 68', 68'' can be selectively bonded from an array of devices 68 as illustrated in Fig. 4G, or alternatively, the entire array of devices 68 can be bonded concurrently to the host substrate 84. Preferably, the process shown in Fig. 4G is performed within a clean room. Moreover, the host substrate 84 can comprise a circuit containing a Si or a GaAs substrate which has been developed, perhaps in a foundry, independent of the devices 68. -20- The bonding of the devices 68 to the host substrate 84 can be effectuated via many techniques. All techniques for causing release of the devices 68, which were described above in regard to the first lift-off and bonding process 60 of Figs. 3A-3G, can be utilized in the second lift-off and bonding process 80 of Figs. 4A-4H. In addition, the polymeric diaphragm 78 can be etched away around the devices 68 so as to release the devices 68 onto the host Furthermore, it is envisioned that the substrate 84. polymeric diaphragm 78 could be fabricated in a web-like manner so as to facilitate tearing and release of the devices 68. To further enhance the alignment of devices 68, the diaphragm assembly 76 may be placed in a mask aligner. With the diaphragm assembly 76 in a mask aligner, the devices 68 can be positioned on the host substrate 84 with a high precision (at least to within 1 $\mu$ m). 5 10 15 20 25 30 35 Another feature of the second lift-off and bonding process 80 is that the devices 68 with material layers 72 can be bonded directly to metal contact layers 86 situated at the top surface of the host substrate 84, as illustrated by device 68'' in Fig. 4G. If the material layer 72 of device 68'' is metal, then the coupling of the material layers 72 and the metal contact layer 86 associated with the device 68'' forms a much better electrical bond therebetween, than merely a vander Waals bond, generally because the of surface characteristics of Additionally, if the material layer 72 is metal, it can be fused with the metal contact layer 86 via a heating process so as to further enhance the electrical characteristics of the connection. Further, as shown in Fig. 4H, one or more other material layers 88, such as a metal, semiconductor, or dielectric layer, or combinations thereof, may be deposited upon the devices 68 after the devices 68 are bonded to the host substrate 84 or to the layer 86 on the host substrate 84. Thus, the foregoing second lift-off and bonding 80 allows material layers, such as semiconductor, or dielectric layers, to be deposited on both sides of each of the devices 68, as illustrated by the device 68' in Fig. 4H. Note that the resonant cavity device 50 of Fig. 2C, which has mirror layers 54 on both planar sides of a thin film active region 56, may be constructed using the foregoing methodology. It should be further noted that the devices 68 are supported by a substrate (either the growth substrate 62 or host substrate 84) during the deposition process on each side, thereby providing mechanical support to the devices 68 while the potentially stress and/or strain producing layers 88, 72 are deposited onto the devices 68. ## IV. Optical Detector Array For Imaging Systems 5 10 15 20 25 30 35 Ŷ For image processing and other video applications, an array 90 of optical detectors 98, illustrated in Fig. 5, can be bonded to any suitable substrate in accordance with the novel processes 60, 80, 100 of the present invention. Such an array 90 would have many advantages. The optical detectors 98 can be configured to simultaneously receive optical signals 91 from an image. The optical signals 91 are then processed massively in parallel so as to gain a substantial speed advantage in processing, and consequently, real time evaluation of the image. Fig. 6 shows a partial cross-section of the array 90 taken along line 6'-6'. Preferably, the array 90 is fabricated by first applying an insulating layer 92, such as a polyimide layer, on the host substrate 84, which has optical signal processing circuitry 84'. The host substrate 84 can be Si, GaAs, or any other suitable substrate material. Moreover, the polyimide layer 92 can be about 1-4 microns in thickness. Next, holes 94 are cut into the polyimide layer 92. The holes 94 are filled or partially filled with metal or metal alloy, preferably gold (Au) to form interconnects 96. Finally, the thin film optical detectors 98 comprising, for instance, ${\rm In}_x{\rm Ga}_{1-x}{\rm As}_y{\rm P}_{1-y}$ (n-type or p-type) where 0<x<1 and 0<y<1, a diode configuration, or some other suitable semiconductor, are bonded to the metal interconnects 96 using one of the lift-off and bonding processes 60, 80 disclosed herein. 5 10 15 20 25 30 If the optical detectors 98 comprise $In_xGa_{1-x}As_yP_{1-y}$ , then the metal interconnects 96 serve the purpose of creating a MSM diode junction, as shown and described relative to Fig. 2A, and serve the purpose of communicating signals to the underlying processing circuitry 84' within the host substrate 84. If the optical detectors 98 are junction or diode devices, as shown and described relative to Fig. 2B, then the metal interconnects 96 serve to connect the detectors 98 to the underlying processing circuitry 84'. Because the metal interconnects 96 are extremely short, for example, about 1-2 microns, virtually no parasitic capacitance will hinder the speed of the optical detectors 98. Each of the optical detectors 98 can be allocated its own processing circuitry 84', as further shown in Fig. 6. Essentially, the processing circuitry 84' can directly and immediately process the optical signals 91. A neural network can be situated in the host substrate 84. In other similar embodiments, the data could be partially processed by the host substrate 84, and then the optical signal data could be sent to a remote neural network or another substrate. The processing circuitry could also be configured in hierarchical layers. In other words, another layer of processing circuitry (not shown) could integrate the results of the various elements of processing circuitry 84'. -23- #### V. Third Lift-Off And Bonding Process Ť 5 10 15 20 25 30 35 The array 90 of optical detectors 98 described in relation to Figs. 5 and 6 can be produced by using the novel processes 60, 80 of respective Figs. 3 and 4. However, in addition, the inventors have developed a third lift-off and bonding process 100 directed to producing an array 90 of detectors 98 having $In_xGa_{1-x}As_vP_{1-y}$ . The third lift-off and bonding process 100 will be described with regard to Fig. 7. The steps of the process which are shown in Figs. 7A, 7B, 7C are substantially similar to the steps shown and described relative to, respectively, Figs. 3A, 3B, 3D and 4A, 4B, 4D. Therefore, the discussion in regard to the latter figures incorporated herein and applies to the third lift-off and bonding process 100 of Fig. 7. Briefly described, referring to Fig. 7A, a growth substrate 62 is provided with a sacrificial layer 64 and a thin film material 66. In the process of Fig. 7, the growth substrate 62 is InP, the sacrificial layer 64 is ${\rm In}_x{\rm Ga}_{1-x}{\rm As}_y{\rm P}_{1-y}$ material, where 0<x<1 and 0<y<1, which is grown on the growth substrate 62, and the material 66 is a $In_xGa_{1-x}As_yP_{1-y}$ material, where 0< x<1and 0<y<1, which is grown on the sacrificial layer 64. Mesa etch processing is then used to define, or pattern, the detectors 98 from the material 66, as illustrated in Fig. 7B. The detectors 98 are then completely coated with the carrier layer 74 in order to encapsulate the devices 98 on the growth substrate 62, as shown in Fig. 7C. After the carrier layer 74 has been applied, the InP growth substrate 62 is etched away with a first etch solution. In the preferred embodiment, the first etch solution can be, for example, HCl:H<sub>3</sub>PO<sub>4</sub> (3:1). The first etch solution does not affect the InGaAsP sacrificial layer 64, as shown in Fig. 7D. The InGaAsP sacrificial layer 64 can be left with and used as part of the detectors 98 for the purpose of aiding emission, detection, or modulation. Alternatively, a second etch solution, which can be, for 5 10 15 20 25 30 35 example, $\mathrm{HF:H_2O_2:H_2O}$ (1:1:10) or $\mathrm{H_2SO_4:H_2O_2:H_2O}$ (1:1:1) in the preferred embodiment, can be applied to remove the InGaAsP sacrificial layer 64, as illustrated in Fig. 7E. Metals, semiconductors, and/or dielectric layers can be deposited onto both sides of the detectors 98 as outlined above in the discussion of the second lift-off and bonding process 80. At this point, the detectors 98 can be selectively aligned and selectively bonded to any location on the host substrate 84. In the alternative, as shown in the successive steps of Figs. 7F and 7G, the transfer medium 76 can be used to invert the detectors 98 before bonding them to the host substrate 84. #### VI. Micromechanical Devices The present invention provides for the monolithic integration of any thin film materials and any devices on micromechanical devices. A micromechanical device is a device which is fabricated using integrated circuit technology or related arts and which performs transduction of electrical energy to mechanical energy, or vice versa. Generally, micromechanical devices must comprise a movable element(s). Significantly, in accordance with the present invention, thin film materials or devices are formed and optimized on a growth substrate and are then bonded to the movable element(s) of a micromechanical device. As illustrated in a top view of Fig. 8, a micromechanical device 110 of the preferred embodiment has a thin film photonic device 112 on a generally square movable platform 114, which is supported by elongated legs 144a-144d above a substrate 134. A movable micromechanical platform with support legs, similar to the platform 114 of the present invention, has been produced previously in the art. See Y.W. Kim and M.G. Allen (a co-inventor herein), "Single and Multilayer Surface Micromechanical Platforms Using Sacrificial Layers," Sensors and Actuators, Vol. 35, -25- No. 1, Oct. 1992, pp. 61-68. Through the appropriate application of external voltages of typically around 35V, the prior art platform can be actuated in both the vertical and lateral directions by as much as approximately 5 $\mu$ m and 15 $\mu$ m, respectively. 5 10 15 20 25 30 35 The micromechanical device 110 οf the present invention is fabricated by producing the photonic device 112 independently of the platform 114 and associated structure. The photonic device 112 is fabricated and then bonded to the platform 114 in accordance with methodology of the second lift-off and bonding process 80 of Figs. 4A-4H, which process utilizes the novel transfer medium 76. Accordingly, the discussion details relative to the second lift-off and bonding process 80 of Figs. 4A-4H is incorporated herein by reference, and therefore only a brief overview of the procedure for fabricating and bonding the photonic device 112 is set forth hereafter for simplicity. The photonic device 112 comprises a AlGaAs/GaAs/AlGaAs double heterostructure, which can be employed as emitter, detector, or modulator by applying certain voltage biases. The as-grown layer structure 113 of the photonic device 112 is illustrated in Fig. 9. As shown in Fig. 9, an undoped AlAs sacrificial layer 118 with 0.2 $\mu$ m thickness is grown lattice matched to a GaAs growth substrate 116. The photonic device 112 is then grown lattice matched on top of the AlAs sacrificial layer 118. The double heterostructure device layers of the photonic device 112 are then deposited over the sacrificial layer 118 and comprise the following successive layers and parameters: a device layer 122 of $Al_{0.3}Ga_{0.7}As$ (n=3x10<sup>17</sup>cm<sup>-3</sup>, 0.5 $\mu$ m thick), a device layer 124 of GaAs (n<10 $^{14}$ cm $^3$ , 1.1 $\mu$ m), and a device layer 126 of $Al_{0.3}Ga_{0.7}As$ (p=1.3x10<sup>19</sup>cm<sup>3</sup>, 0.5 $\mu$ m thick). successive device layers 124, 126, 128 are mesa etched with a combination of nonselective and selective GaAs/AlGaAs etchants. -26- Additionally, a AuZn/Au metallic electrode 128 is bonded and patterned on the device layer 126 using standard photolithographic techniques and metal etches. Although the metallic electrode 128 is initially on top of the as-grown structure 113, the device 112 with metallic electrode 128 is inverted when bonded by the transfer medium 76 (Fig. 4F and 4G) so that the metallic electrode 126 eventually resides on the bottom of the device 112 in the final integration. Therefore, the metallic electrode 128 is referred to as the bottom electrode of the photonic device 112. 5 10 15 20 25 30 35 The photonic device 112 is coated with a carrier layer of Apiezon W black wax, and the entire as-grown structure 113 is immersed in 10% HF to selectively etch away the AlAs sacrificial layer 118. After separation from the growth substrate 116, the photonic device 112 is bonded to the transfer medium 76. The transfer medium 76 preferably comprises the transparent polyimide diaphragm 78 so that the device 112 can be accurately and selectively aligned during bonding of the device 112 on the host substrate. After positioning and aligning the device 112, the photonic device 112 is bonded to the moveable platform 114 of the photonic device 112. platform 114 is fabricated using micromachining techniques, as will be described relative to Figs. 10A-10I. Referring to Fig. 10A, a plurality or array of Au strip-like substrate electrodes 132 are defined on an electrically isolated Si wafer 134. These substrate electrodes 132 are insulated with a polyimide layer 136 which is bonded over the substrate electrodes 132, as shown in Fig. 10B. As illustrated in Fig. 10C, a copper (Cu) release layer 138, measuring preferably 2.5-3.0 $\mu\text{m}$ , is bonded on top of the polyimide layer 136. Further, as indicated in Fig. 10D, at least one and preferably three layers 142 of polyimide are spun onto the Cu release layer 138. The polyimide layer(s) 142 essentially produces the supporting infrastructure of the top platform 114 and the support legs 144a-144d. In the preferred embodiment, the platform size is 360 $\mu$ m x 360 $\mu$ m or 200 $\mu$ m x 200 $\mu$ m having respective leg widths of 20 $\mu$ m and 40 $\mu$ m for receiving a photonic device 112 having a respective size of 250 $\mu$ m x 250 $\mu$ m or 100 $\mu$ m x 100 $\mu$ m. 5 10 15 20 25 30 Next, as illustrated in Fig. 10E, the polyimide layer(s) 142 is coated with a gold (Au) layer 146. The Au layer 146 is bonded across the entire top surface of the layer(s) 142 and on the top surfaces of the opposing legs 144a, 144c, as shown in Fig. 8. The Au layer 146 facilitates bonding of the photonic device 112 to the platform 114 by easily bonding or fusing with the AuZn/Au metallic bottom electrode 128 of the photonic device 112. In a sense, the Au layer 146 in combination with the AuZn/Au layer 128 form the ultimate bottom electrode of the micromechanical device 110. Moreover, the bottom electrode is electrically accessible at the surface of the substrate 134 as a result of the interconnecting paths running along legs 144a, 144c. After deposition of the Au layer 146, the photonic device 112 is bonded to the platform 142 using the transfer medium 76, as illustrated in Fig. 10F. The procedure is described in detail relative to Figs. 4F and 4G. Next, as shown in Fig. 10G, a polyimide insulating layer 148 is spun over the exposed regions of the platform 114 and the photonic device 112, and a top access window 152 to the photonic device 112 is opened using any suitable technique, for instance, a reactive ion etching (RIE) technique. A top electrode 154 of the micromechanical device 110 is now defined in the step shown in Fig. 10H. The top electrode 154 is defined so that the electrode 154 covers the top surface perimeter around the photonic device 112 and runs along the top surfaces of the two opposing legs 144b, 144d of the platform 114, as illustrated in the top view of Fig. 8. -28- As illustrated in Fig. 10I, the copper release layer 138 is removed from the substrate 134 by etching away the copper release layer 138 with a FeCl<sub>3</sub> solution, resulting in the micromechanical device 110 having a platform 114 with an integrated thin film photonic device 112. 5 10 15 20 25 30 35 this point, the photonic device 112 may electrically operated by applying voltages to the three available electrical electrode sources: the substrate electrodes 132, the bottom electrode 128, and the top electrode 154. The bottom and top electrodes 128, 154 can be probed via respective pads 156a, 156c and 156b, 156d at the ends of the respective platform legs 144a, 144c and 144b, 144d. When voltage is applied between the top and bottom electrodes 154, 128, the device 112 emits or detects Furthermore, when an electrical source, such as a voltage or current source, is applied between the bottom electrode 128 and the substrate electrodes 132, platform 114 is moved vertically and/or laterally. platform 114 can be moved in a plurality of vertical and/or lateral directions as a result of the spaced array of substrate electrodes which may 132, be selectively energized. The micromechanical device 110 of the invention has many advantages over the prior art. Previous work aimed at producing micromechanical devices with photonic elements has been focused almost exclusively on the micromachining of gallium arsenide or other compound semiconductor materials which can emit light. However, these prior art embodiments lack the excellent mechanical properties of silicon and do not have established micromachining or circuit fabrication facilities compared with silicon. In the present invention, a micro-opto-mechanical system is formed which combines the ability to conduct and steer light with all of the advantages of silicon. 5 10 15 20 25 30 35 There are many applications for the micromechanical device 110. For example, in the optoelectronic industry, labor-intensive manual alignment of fibers with light emitters or detectors is expensive and time-consuming. Thus, the end cost of fiber optic "pigtailed" products is significantly higher than the sum cost of its components. In the few automatic alignment systems which are currently emerging, the fibers themselves are moved into position while the optoelectronic device is held stationary. techniques typically must employ high-voltage piezoelectric or electrostatic effects because of the relatively large of the fiber and the distances moved. The micromechanical device 110 in accordance with the present invention provides a much more economical and efficient coupling solution. The micromechanical device 110 can be used to automatically align an emitter/detector with an optical fiber by holding the optical fiber stationary while moving the photonic device 112 via electrical control signals applied to the substrate electrodes 132 and the bottom electrode 146. Other applications for the micromechanical device 110 include interferometric devices, such as accelerometers, and communications applications where receiver selective reception of light signals of various wavelengths With respect to interferometric devices using required. the micromechanical device 110, the micromechanical device 110 is moved, and during movement, inertia causes the platform 114 and the photonic device 112 to move, thereby changing the shape of the cavity 138' beneath the platform This change in cavity shape can be used to either control the wavelength of light to which a detector is sensitive or to control the frequency of operation of an Alternatively, the transmissive characteristics of the optical system made of device 112, cavity 138', and substrate 134 are altered due to the change in size of cavity 138'. -30- In communications applications, the micromechanical device 110 can be operated like a filter. The photonic device 112 is positioned a particular distance above the substrate 134 so that only a certain wavelength or bandwidth of light is received for processing. 5 10 Those persons skilled in the art will readily appreciate the many modifications that are possible without materially departing from the novel teachings of the present invention. Accordingly, all such modifications are intended to be included within the scope of the present invention, as set forth in the following claims. -31- #### **CLAIMS** Wherefore, the inventors claim the following: 1. A process for lift-off of thin film materials from a growth substrate, comprising the steps of: depositing a thin film material on a sacrificial layer situated on said growth substrate; coating said material with a carrier layer; removing said sacrificial layer to release the combination of said material and said carrier layer from said growth substrate; positioning said material against a transfer medium; removing said carrier layer; and wherein said transfer medium is configured to permit dissociation of said material from said transfer medium via depletion of a bond therebetween. - 2. The process of claim 1, further comprising the step of patterning said material prior to coating said material with said carrier layer. - 3. A process for lift-off of thin film devices from a growth substrate, comprising the steps of: depositing a thin film material onto a sacrificial layer situated on said growth substrate; defining a device in said material; coating said device with a carrier layer; removing said sacrificial layer to release the combination of said device and said carrier layer from said growth substrate; positioning said device against a transfer medium; removing said carrier layer; and wherein said transfer medium is configured to permit dissociation of said device from said transfer medium via depletion of a bond therebetween. 4. A process for separation of thin film materials from a growth substrate and bonding of the materials to a host substrate, comprising the steps of: depositing a thin film material onto a sacrificial layer situated on said growth substrate; coating said material with a carrier layer; removing said sacrificial layer to release the combination of said material and said carrier layer from said growth substrate; positioning said material on a transfer medium; removing said carrier layer; and bonding said material to said host substrate from said transfer medium. - 5. The process of claim 4, further comprising the step of patterning said material prior to coating said material with said carrier layer. - 6. A process for separation of thin film devices from a growth substrate and bonding of the devices to a host substrate, comprising the steps of: depositing a thin film material onto a sacrificial layer situated on said growth substrate; defining a device in said material; coating said device with a carrier layer; removing said sacrificial layer to release the combination of said device and said carrier layer from said growth substrate; positioning said device on a transfer medium; removing said carrier layer; and bonding said device to said host substrate from said transfer medium. 7. The process of claim 6, wherein said device has first and second sides which are substantially opposing and further comprising the steps of: depositing a first material layer on said first side while said device resides on said growth substrate and prior to coating said device with said carrier layer; and depositing a second material layer on said second side after bonding said device to said host substrate. - 8. The process of claim 7, wherein said first and second material layers are mirrors. - 9. The process of any of claims 1 through 8, wherein said host substrate is a movable element within a micromechanical device. - 10. The process of either claim 3 or 6, wherein said device is a photonic device and wherein said host substrate is a movable element for steering said photonic device. - 11. The process of either claim 3 or 6, wherein said device is a photonic device and wherein said host substrate comprises a movable platform supported by legs on another substrate. - 12. A process for separation of thin film materials from a growth substrate and bonding of the thin film materials to a host substrate, comprising the steps of: depositing a thin film material on a sacrificial layer situated on said growth substrate; coating said material with a carrier layer; removing said growth substrate; removing said sacrificial layer; positioning said material against a transfer medium; removing said carrier layer; and bonding said material to said host substrate from said transfer medium. transfer medium. - 13. The process of claim 12, further comprising the step of patterning said material prior to coating said material with said carrier layer. - 14. A process for separation of thin film devices from a growth substrate and bonding of the devices to a host substrate, comprising the steps of: depositing a thin film material onto a sacrificial layer situated on said growth substrate; defining a device in said thin film material; coating said device with a carrier layer; removing said growth substrate; removing said sacrificial layer; bonding said device to a transfer medium; removing said carrier layer; and bonding said device to said host substrate from said - 15. A monolithic multilayered integrated circuit, comprising a thin film semiconductor emitter means for sending electromagnetic signals encoded with information to a thin film semiconductor detector means, said emitter means and said detector means being bonded to said integrated circuit. - 16. A monolithic multilayered integrated circuit, comprising: - a substrate having a first and a second side; an emitter situated to send electromagnetic signals - an emitter situated to send electromagnetic signals towards the direction of said first side; - a detector situated to receive said electromagnetic signals from the direction of said second side; and said emitter and said detector being bonded to said integrated circuit. - 17. A monolithic multilayered integrated circuit, comprising: - a first layer having a top and a bottom and an electrical connection therethrough to connect said top to a substrate at said bottom; and - a thin film semiconductor layer bonded at said top in connection with said electrical connection. - 18. An optical detector for an integrated circuit in an imaging system, comprising: - a layer having a top and a bottom and a metal electrical connection therethrough to a substrate with processing circuitry configured to process electrical signals; and - a thin film semiconductor layer bonded at said top and connected to said metal electrical connection, said thin film semiconductor layer in combination with said metal electrical connection configured to receive said optical signals from an exterior source and convert said optical signals into electrical signals. - 19. A micromechanical device for providing efficient steerable optical coupling with integrated circuitry, comprising: - a movable platform supported by legs on a substrate, said substrate having a substrate electrode, said platform having a bottom electrode, and wherein said platform is moved by applying a first electrical source between said substrate electrode and said bottom electrode; and - a photonic device residing on said platform and movable therewith, said photonic device having a top electrode thereon, said photonic device serving as a light interface when a second electrical source is applied between said top electrode and said bottom electrode. - 20. A resonant cavity device, comprising: an active region having a first side and a second side; a first mirror layer situated adjacent to said first side, said first mirror layer being deposited after said active region is deposited on a first substrate; and a second mirror layer situated adjacent to said second side, said second mirror layer being deposited after said active region with said first mirror layer are bonded to a second substrate. 1/8 Fig. 1 4/8 WO 93/21663 PCT/US93/03244 8/8 International application No. PCT/US93/03244 | A. CLASSIFICATION OF SUBJECT MATTER IPC(5) :HO1L 31/18 US CL :437/3,5,86,229,234; 148/DIG 12, DIG 135 According to International Patent Classification (IPC) or to both national classification and IPC | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------|--| | B. FIELDS SEARCHED | | | | | | Minimum d | ocumentation searched (classification system followed | d by classification symbols) | | | | U.S. : 437/3,5,86,229,234; 148/DIG 12, DIG 135 | | | | | | Documentat | tion searched other than minimum documentation to the | e extent that such documents are included | in the fields searched | | | | | | | | | Electronic data base consulted during the international search (name of data base and, where practicable, search terms used) | | | | | | C. DOCUMENTS CONSIDERED TO BE RELEVANT | | | | | | Category* | Citation of document, with indication, where ap | ppropriate, of the relevant passages | Relevant to claim No. | | | X<br>Y | Eli Yablonovitch et al., "Extreme s<br>epitaxial GaAs films", Appl. Phys. Let<br>See pages 2222-2224. | | 1-3 | | | <u>X</u><br>Y | E. Yablonovitch et al., "Double Heterostructure GaAs/AlGaAs Thin Film Diode Lasers on Glass substrates", IEEE Photonic Technology Letters, Volume 1, No.2, February 1989. See pages 41-42. | | <u>1-3</u><br>1-3 | | | A | US,A, 4,782,028 (Farrier et al.), 01 14-9. | November 1988, See Figures | | | | X Furth | er documents are listed in the continuation of Box C | See patent family annex. | | | | • | ecial categories of cited documents: | "T" Inter document published after the inter<br>date and not in conflict with the applica | | | | | cument defining the general state of the art which is not considered<br>be part of particular relevance | principle or theory underlying the inve | | | | "E" car | rlier document published on or after the international filing date | "X" document of particular relevance; the considered novel or cannot be consider | | | | | cument which may throw doubts on priority claim(s) or which is<br>ed to establish the publication date of another citation or other | when the document is taken alone | • | | | spe | ecial reason (as specified) | "Y" document of particular relevance; the considered to involve an inventive | step when the document is | | | | cument referring to an oral disclosure, use, exhibition or other | combined with one or more other such<br>being obvious to a person skilled in th | | | | | cument published prior to the international filing date but later than priority date claimed | "&" document member of the same patent | family | | | Date of the actual completion of the international search 23 JULY 1993 | | Date of mailing of the international sea<br>26 AUG 1993 | rch report | | | Name and mailing address of the ISA/US Commissioner of Patents and Trademarks | | Authorized officer | Ilisonh . | | | Box PCT<br>Washington, D.C. 20231 | | MICHAEL TRINH | | | | Facsimile No. NOT APPLICABLE | | Telephone No. (703) 308-2554 | ļ | | Form PCT/ISA/210 (second sheet)(July 1992)\* International application No. PCT/US93/03244 | Category* | Citation of document, with indication, where appropriate, of the relevant passages | Relevant to claim No | | | |-----------|----------------------------------------------------------------------------------------------|----------------------|--|--| | 1 | US, A, 3,971,860 (Broers et al.) 27 July 1976, See Figures 9-11 | | | | | A | US, A, 4,016,644 (Kurtz), 12 April 1977, see Figures 1d-lg. | | | | | | | | | | | <b>A</b> | US, A, 4,321,613 (Hughes et al) 23 March 1982, see Figures 1(to 1(c) and Figures 2-3. | a) | | | | <b>A</b> | J.P., A, 63-276228 (Ikeda), 14 November 1988, see English Abstract and Figures 1(a) to 1(f). | | | | | A | J.P., A, 52-70752 (Fuit) 13 June 1977, See Abstract and Figures 1-6. | | | | | | | | | | | | | · | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | · | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | · | | | | | | • | | | | | | | | | | | | | | | | | | | | | International application No. PCT/US93/03244 BOX II. OBSERVATIONS WHERE UNITY OF INVENTION WAS LACKING This ISA found multiple inventions as follows: - I. Claims 1-14 drawn to a method of separation of a thin film materials from a growth substrate and bonding it to a host substrate classified in class 437 subclass 3. - II. Claims 15-17 drawn to a monolithic multilayered integrated circuit classified in class 307 subclass 200.1. - III. Claim 18 drawn to an optical detector for an integrated circuit classified in class 257 subclass 432. - IV. Claim 19 drawn to a micromechanical device classified in class 358 subclass 196. - V. Claim 20 drawn to a resonant cavity device classified in class 257 subclass 414. Form PCT/ISA/210 (extra sheet)(July 1992)# International application No. PCT/US93/03244 | Box I Observations where certain claims were found unsearchable (Continuation of item 1 of first sheet) | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | This international report has not been established in respect of certain claims under Article 17(2)(a) for the following reasons: | | | | | | 1. Claims Nos.: | | | | | | because they relate to subject matter not required to be searched by this Authority, namely: | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 2. Claims Nos.: because they relate to parts of the international application that do not comply with the prescribed requirements to such | | | | | | an extent that no meaningful international search can be carried out, specifically: | | | | | | | | | | | | | | | | | | | | | | | | 3. Claims Nos.: | | | | | | because they are dependent claims and are not drafted in accordance with the second and third sentences of Rule 6.4(a). | | | | | | | | | | | | Box II Observations where unity of invention is lacking (Continuation of item 2 of first sheet) | | | | | | This International Searching Authority found multiple inventions in this international application, as follows: | | | | | | (Form PCT/ISA/206 Previously Mailed.) | | | | | | Please See Extra Sheet. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1. As all required additional search fees were timely paid by the applicant, this international search report covers all searchable claims. | | | | | | | | | | | | 2. As all searchable claims could be searched without effort justifying an additional fee, this Authority did not invite payment of any additional fee. | | | | | | | | | | | | 3. As only some of the required additional search fees were timely paid by the applicant, this international search report covers only those claims for which fees were paid, specifically claims Nos.: | | | | | | only those claims for which lees were paid, specifically claims Nos.: | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 4 Managard Albertande et al. Strade et al. 4 | | | | | | 4. X No required additional search fees were timely paid by the applicant. Consequently, this international search report is restricted to the invention first mentioned in the claims; it is covered by claims Nos.: | | | | | | 1-14 | | | | | | | | | | | | | | | | | | Remark on Protest | | | | | | No protest accompanied the payment of additional search fees. | | | | |