#### (12) INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT) ## (19) World Intellectual Property Organization International Bureau # (10) International Publication Number WO 2014/164300 A1 ## (43) International Publication Date 9 October 2014 (09.10.2014) - (51) International Patent Classification: *H01L 21/3065* (2006.01) - (21) International Application Number: PCT/US2014/021789 (22) International Filing Date: 7 March 2014 (07.03.2014) (25) Filing Language: English (26) Publication Language: English US (30) Priority Data: 61/779,296 13 March 2013 (13.03.2013) - (71) Applicant: APPLIED MATERIALS, INC [US/US]; 3050 Bowers Avenue, Santa Clara, California 95054 (US). - (72) Inventors: DESHMUKH, Subhash; 91 Lancaster Road, North Andover, Massachusetts 01845 (US). REN, He; 4370 Albany Dr., Apt. #7, San Jose, California 95129 (US). LIU, Jingjing; 618 S. Fair Oaks Ave., Sunnyvale, California 94086 (US). - (74) Agents: DUGAN, Brian M. et al.; Dugan & Dugan, PC, 245 Saw Mill River Road, Suite 309, Hawthorne, New York 10532 (US). - (81) Designated States (unless otherwise indicated, for every kind of national protection available): AE, AG, AL, AM, AO, AT, AU, AZ, BA, BB, BG, BH, BN, BR, BW, BY, BZ, CA, CH, CL, CN, CO, CR, CU, CZ, DE, DK, DM, DO, DZ, EC, EE, EG, ES, FI, GB, GD, GE, GH, GM, GT, HN, HR, HU, ID, IL, IN, IR, IS, JP, KE, KG, KN, KP, KR, KZ, LA, LC, LK, LR, LS, LT, LU, LY, MA, MD, ME, MG, MK, MN, MW, MX, MY, MZ, NA, NG, NI, NO, NZ, OM, PA, PE, PG, PH, PL, PT, QA, RO, RS, RU, RW, SA, SC, SD, SE, SG, SK, SL, SM, ST, SV, SY, TH, TJ, TM, TN, TR, TT, TZ, UA, UG, US, UZ, VC, VN, ZA, ZM, ZW. (84) Designated States (unless otherwise indicated, for every kind of regional protection available): ARIPO (BW, GH, GM, KE, LR, LS, MW, MZ, NA, RW, SD, SL, SZ, TZ, UG, ZM, ZW), Eurasian (AM, AZ, BY, KG, KZ, RU, TJ, TM), European (AL, AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HR, HU, IE, IS, IT, LT, LU, LV, MC, MK, MT, NL, NO, PL, PT, RO, RS, SE, SI, SK, SM, TR), OAPI (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, KM, ML, MR, NE, SN, TD, TG). #### Published: - with international search report (Art. 21(3)) - before the expiration of the time limit for amending the claims and to be republished in the event of receipt of amendments (Rule 48.2(h)) ## (54) Title: PULSED PC PLASMA ETCHING PROCESS AND APPARATUS FIG. 1 (57) Abstract: In one aspect, a plasma etching apparatus is disclosed. The plasma etching apparatus includes a chamber body having a process chamber adapted to receive a substrate, an RF source coupled to an RF electrode, a pedestal located in the processing chamber and adapted to support a substrate, a plurality of conductive pins adapted to contact and support the substrate during processing, and a DC bias source electrically coupled to the plurality of conductive pins. Etching methods are provided, as are numerous other aspects. #### PULSED DC PLASMA ETCHING PROCESS AND APPARATUS ## RELATED APPLICATIONS [0001] The present application claims priority to US Provisional Application 61/779,296 filed March 13, 2013, and entitled "PULSED DC PLASMA ETCHING PROCESS AND APPARATUS" (Attorney Docket No. 17758/L), which is hereby incorporated herein for all purposes. ### FIELD [0002] The present invention relates generally to semiconductor device manufacturing, and more particularly to plasma processes and apparatus. ## **BACKGROUND** [0003] Within semiconductor substrate manufacturing, a plasma etching process may be used to remove one or material layers or films, or form patterns or the like on a substrate (e.g., form a patterned silicon wafer). As critical dimensions keep shrinking, it becomes desirable to more tightly control the etching process in order to achieve good trench profile, within wafer uniformity, and achieve more precise Critical Dimension (CD) control. [0004] One prior etching process uses a pulsing of a plasma radio-frequency (RF) source. RF source control may lead to relatively separate control of ion (reactive etchant) density and energy distribution, so as to widen the process window. The pulsing may be synchronized to provide improved process control in RF positive/negative cycles. However, RF pulsing techniques may have drawbacks in terms of complicated implementation and difficulty in reaching precise control. [0005] In other implementations, a DC bias may be applied to a pedestal to control etchant energy. However, such DC biased processes suffer from the disadvantage of a narrow process window. [0006] Accordingly, improved etching methods and apparatus are desired for improved CD control. ## SUMMARY [0007] In a first aspect, a plasma etching apparatus is provided. The plasma etching apparatus includes a chamber body having a process chamber adapted to receive a substrate, an RF electrode coupled to a RF bias source, a pedestal located in the processing chamber and adapted to support a substrate, a plurality of conductive pins adapted to contact and support the substrate during processing, and a pulsed DC bias source coupled to the plurality of conductive pins. [0008] In another aspect, a plasma etching method is provided. The plasma etching method includes providing the substrate within a process chamber, providing a process gas to the process chamber, exposing the process gas in the process chamber to RF pulses, and providing DC bias pulses to the substrate through conductive pins in electrically conductive contact with the substrate. [0009] Other features and aspects of the present invention will become more fully apparent from the following detailed description of example embodiments, the appended claims, and the accompanying drawings. ## BRIEF DESCRIPTION OF THE DRAWINGS [0010] FIG. 1 illustrates a partial side plan view of a substrate etching apparatus according to embodiments. [0011] FIG. 2A illustrates a partial top view of a DC bias conductor pin assembly illustrating possible positions of the DC bias conductor pins according to embodiments. [0012] FIG. 2B illustrates a side view of a DC bias conductor pin assembly according to embodiments. [0013] FIG. 3 illustrates a graphical plot of an RF Pulse and DC bias pulse relative to a master clock pulse according to embodiments. [0014] FIG. 4 illustrates a flowchart of a plasma etching method according to embodiments. ## DETAILED DESCRIPTION [0015] Embodiments described herein relate to apparatus and methods adapted to etch a surface (e.g., one or more layers) of a substrate. In particular, improved etching methods adapted to provide metal etching are provided in some embodiments. For example, the method and system are useful for etching materials in semiconductor processing, and, in particular, for processing feature sizes on substrates of 20nm or less. [0016] Embodiments of the invention include a combination of a RF pulse source and a pulsed DC bias applied to the substrate. The pulsed DC bias is provided through conductive DC bias pins that are provided in direct electrical contact with the substrate. The conductive DC bias pins are part of a DC bias conductor assembly that lifts the substrate and also provides DC bias pulsing to the substrate to accomplish improved substrate etching. [0017] These and other aspects of embodiments of the invention are described below with reference to FIGs. 1-4 herein. [0018] FIG. 1 illustrates a partially cross-sectioned side view of a substrate etching apparatus 100 and components thereof. The substrate etching apparatus 100 is adapted to couple to a mainframe section 104 and is configured and adapted to receive a substrate 102 within a process chamber 105 formed in a body 106 of the substrate etching apparatus 100 and perform an etching process thereon. The substrate 102 (shown dotted) may be any suitable substrate to be etched, such as a doped or un-doped silicon substrate, a III-V compound substrate, a silicon germanium (SiGe) substrate, an epi-substrate, a silicon-on- insulator (SOI) substrate, a display substrate such as a liquid crystal display (LCD) substrate, a plasma display substrate, an electro luminescence (EL) lamp display substrate, a light emitting diode (LED) substrate, a solar cell array substrate, solar panel substrate, or the like. Other substrates may be processed as well. In some embodiments, the substrate 102 may be a semiconductor wafer having a pattern or a mask formed thereon. [0019] In some embodiments, the substrate 102 may have one or more layers disposed thereon. The one or more layers may be deposited in any suitable manner, such as by electroplating, chemical vapor deposition (CVD), physical vapor deposition (PVD), atomic layer deposition (ALD), or the like. The one or more layers may be any layers suitable for a particular device being fabricated. [0020] For example, in some embodiments, the one or more layers may comprise one or more dielectric layers. In such embodiments, the one or more dielectric layers may comprise silicon oxide (SiO<sub>2</sub>), silicon nitride (SiN), a low-k or highk material, or the like. As used herein, low-k materials have a dielectric constant that is less than about that of silicon oxide (SiO2). Accordingly, high-k materials have a dielectric constant greater than silicon oxide. In some embodiments, where the dielectric layer comprises a low-k material, the low-k material may be a carbon-doped dielectric material such as carbon-doped silicon oxide (SiOC), an organic polymer (such as polyimide, parylene, or the like), organic doped silicon glass (OSG), fluorine doped silicon glass (FSG), or the like. In embodiments, the dielectric layer is a high-k material such as silicon oxide (SiO<sub>2</sub>), hafnium oxide (HfO<sub>2</sub>), zirconium oxide (ZrO<sub>2</sub>), hafnium silicate (HfSiO), or aluminum oxide ( $Al_2O_3$ ), or the like. In some embodiments, the one or more layers may comprise one or more layers of a conductive material, for example such as a metal. In such embodiments, the metal may comprise copper (Cu), aluminum (Al), tungsten (W), titanium (Ti), alloys thereof, combinations thereof, or the like. In some embodiments, the substrate 102 may include a patterned mask layer, which may define one or more features to be etched on the substrate 102. In some embodiments, the one or more features to be etched may be high aspect ratio features, wherein the one or more features have an aspect ratio of greater than about 10:1. The patterned mask layer may be any suitable mask layer such as a hard mask, photoresist layer, or combinations thereof. Any suitable mask layer composition may be used. The mask layer may have any suitable shape capable of providing an adequate template for defining the features to be etched into the one or more layers of the substrate 102. For example, in some embodiments, the patterned mask laver may be formed via an etching process. In some embodiments, the patterned mask layer may be utilized to define advanced or very small features, such as very small node devices (e.g., features of about 20 nm or smaller nodes). The patterned mask layer may be formed via any suitable technique, such as a spacer mask patterning technique. [0022] The substrate etching apparatus 100 further includes a lid 107 comprising a portion of the body 106 that may be removable to service the process chamber 105. The body 106 includes a slit opening 108 that allows substrates 102 to be inserted into the process chamber 105 from a transfer chamber 111 by an end effector 109 of a robot (not shown) in order to undergo an etching process. The end effector 109 may remove the substrate 102 from the process chamber 105 following completion of the etching process thereat. The slit opening 108 may be sealed by a slit valve apparatus 110 during the process. Slit valve apparatus 110 may have a slit valve door covering the opening 108. Slit valve apparatus 110 may include any suitable slit valve construction, such as taught in US Patent Nos. 6,173,938; 6,347,918; and 7,007,919. In some embodiments, the slit valve 110 may be an L-motion slit valve, for example. [0023] The substrate etching apparatus 100 also includes a gas supply assembly 112 configured and adapted to provide a process gas 113 into the process chamber 105. Gas supply assembly 112 may include a process gas source 114, one or more flow control devices, such as one or more mass flow controllers 116 and/or one or more flow control valves 118. The process gas source 114 may comprise one or more pressurized vessels containing one or more process gases. [0024] In the depicted embodiment, a first process gas 113 may be provided into a pre-chamber 120 through first inlet 122 formed in a side wall of the body 106. A showerhead 124 having a plurality of passages formed therein may separate the pre-chamber 120 from the process chamber 105 and functions to evenly distribute the first process gas 113 as the first process gas 113 flows into the process chamber 105. A second gas may be introduced directly into the process chamber 105 at a second inlet 123 at times. The second process gas may function to assist or enhance the process by synergistically reacting with the first gas 113, and to help clean the process chamber 105. [0025] The first process gas 113 may comprise any gas or gases suitable to form plasma in order to etch the one or more layers and/or the substrate 102. For example, in some embodiments the first process gas or gases may comprise at least one of a hydrofluorocarbon (CxHyFz), a halogen containing gas such as chlorine (Cl<sub>2</sub>) or bromine (Br<sub>2</sub>), oxygen (O<sub>2</sub>), nitrogen trifluoride (NF<sub>3</sub>), sulfur hexafluoride (SF<sub>6</sub>), hydrogen gas (H<sub>2</sub>), or the like. The first process gas 113 may be provided at any suitable flow rate, for example, such as about 10 sccm to about 1,000 sccm. Other suitable flow rates may be used. [0026] Optionally, a carrier gas may be provided with or act as the first process gas 113. The carrier gas may be any one or more inert gases, such as nitrogen $(N_2)$ , helium (He), argon (Ar), xenon (Xe), or the like. In some embodiments, the carrier gas may be provided at a flow rate of about 10 sccm to about 1,000 sccm. Other suitable flow rates may be used. [0027] In the depicted embodiment, an RF electrode 126 resides in the pre-chamber 120 and is operable therein at a first frequency and is adapted to produce plasma in the processing chamber 105. The RF electrode 126 may comprise a conductive metal plate for voltage upholding and ceramic isolation pieces, as is conventional. RF electrode 126 is electrically coupled to, and driven by, an RF source 127. RF source 127 is driven responsive to signals from an RF pulse generator 128, which will be explained further below. [0028] The substrate etching apparatus 100 also includes a pedestal 129 located in the process chamber 105 and adapted to support the substrate 102 at times. The pedestal 129 is stationarily mounted to the body 106. Pedestal 129 may include a heater 130 (FIG. 2B) operable to heat the substrate 102 prior to starting the etching process. Heater 130 may be a suitable heater, such as a resistive heater and may be operable to heat the pedestal 129 to a temperature of between about 30 degrees C to about 250 degrees C, or more, for example. Other temperatures may be used. During processing, a plurality of conductive pins 131 (several labeled) are configured and adapted to lift, contact, and support the substrate 102 at a defined height within the process chamber 105 during the etching process, as shown in FIG. 1. [0029] The plurality of conductive pins 131 may be part of a conductive pin assembly 132 comprising a base 133 with the conductive pins 131 extending therefrom. The number of conductive pins 131 may be more than three. In some embodiments, the number of conductive pins 131 may be five or more, or even 9 or more, for example. More or less numbers of conductive pins 131 may be used. Conductive pins 131 may be made of a conductive metal, such as W/Ti alloy, and may have a length of between about 30 mm and about 60 mm, and a diameter of between about 5 mm and about 15 mm. Other dimensions and materials may be used. The substrate 102 should be placed by the conductive pins 131 within between about 10 mm and about 50 mm from the showerhead 124 during plasma processing. The electrical connection using conductive pins 131 during processing may avoid chargeinduced ramp-up/ramp-down during pulsing. [0030] FIGs. 2A and 2B illustrate a conductive pin assembly 132 and the electrical connections thereto. An actuator 134 coupled to the base 133 may be actuated to lift or lower the conductive pins 131 in the vertical direction, and thus lift or lower the substrate 102 at various times during the processing. First and second electrical cables 136, 138 electrically connect to the conductive pin assembly 132. Base 133 may be an electrically conductive metal, such as steel, copper, or aluminum. In the depicted embodiment, a DC bias source 140 is electrically coupled to the plurality of conductive pins 131 through the electrical cable 136 being coupled to an electrically conductive base 133. A DC pulse generator 142 (FIG. 1) provides a pulsed drive signal to the DC bias source 140 and a pulse DC bias is provided to the conductive pins 131. In order to insulate the actuator 134, the connection to the base 133 may comprise an insulating connector 144. [0031] The pedestal 129 may comprise a ceramic material such as glass ceramic or metal carbide having a plurality of holes 145 formed therein. The conductive pins 131 are received in, and pass through, the holes 145 and are reciprocal therein responsive to actuation of the actuator 134. The conductive pins 131 should extend through the holes 145 by between about 10 mm and about 30 mm, for example. Other extending values may be used. The heater 130, such as a resistive heater, may be received underneath the pedestal 129 or otherwise thermally coupled thereto, and is configured and operable to heat the pedestal 129 via power supplied from the heater control 148 by the second cable 138. [0032] In operation, conductive pins 131 may be first raised to receive a substrate 102 that is inserted through the opening 108 on the end effector 109 of a robot housed in the transfer chamber 111. The slit valve apparatus 110 may be closed and the conductive pins 131 may be lowered by the actuator 134 to bring the substrate 102 into intimate thermal contact with the pedestal 129, which may be heated. A pump 149, such as a vacuum pump may pump down the process chamber 105 to a suitable vacuum level for etching. Base vacuum level may be maintained at a pressure of below about 1x10-2 mTorr, whereas processing pressure may be maintained in the range of about sub 10 mTorr to about sub Torr level. Other vacuum pressures may be used. [0033] After the substrate 102 is sufficiently heated and a suitable chamber pressure is provided, the actuator 134 may cause the conductor pins 131 to raise and contact the substrate 102 and raise the substrate 102 to a predetermined location within the process chamber 105. The first process gas 113 may be flowed into the inlet 122 from the process gas source 114 and an RF pulse is applied to the RF electrode 126. Similarly, a DC bias pulse is applied to the conducting pins 131 from the DC bias source 140. [0034] In the depicted embodiment shown in FIG. 3, the various pulse traces 300 of the master clock pulse 350, RF pulse 352 applied to the RF electrode 126, and the DC bias pulse 355 applied to the conductive pins 131 are each shown against the same time axis. In some embodiments, the RF pulse generator 128 and the DC pulse generator 142 may be synchronized by a master clock 155 and each may be voltage signals. Further, both the RF pulse generator 128 and the DC pulse generator 142 may have a time delay instituted relative to the master clock signal 350 produced by the master clock 155. An RF delay 358 and a DC bias delay 360 (e.g., delay 1 and delay 2, respectively) may be separately adjustable, and may be determined and set by process control 156 based upon experimental etching runs. The frequency of each of the RF pulse 352 and the DC bias pulse 354 may be adjusted by adjusting the frequency of the master clock 155, for example. A frequency multiplier may be used. Thus, in some embodiments, the frequency of the RF pulse 352 may be different than (e.g., any multiple of) the DC bias pulse 354. For example, the RF pulse 352 may be operated at twice the DC bias pulse 354 in some embodiments. Other multiples may be used. [0035] The DC bias pulse 354 may comprise square wave pulses having a frequency of between about 1 MHz to about 60 MHz, for example. The frequency of the DC bias pulses 354 may be varied in some embodiments. The DC bias pulse 354 may have a pulsing duty cycle from about 10% to about 90%, for example. Pulsing duty cycle is defined herein as the fraction of on time (at peak power) over one full period. The DC bias pulse 354 may have a peak power of between about 10W to about 2,000W, for example. In some embodiments, the DC bias pulse 354 may be pulsed from a positive voltage (in the on condition) to a negative voltage (in the off condition). In other embodiments, the DC bias pulse 354 may be a positive voltage with a superimposed pulsed voltage, but the applied voltage to the conductive pins 131 is always positive, with the peak voltage in the On condition and a lesser on the Off condition. The peak amplitude of the DC bias pulse 354 may be modulated per pulse, in any desired pattern, or randomly. [0036] The applied RF pulse 352 may have a frequency of between about 2 MHz and about 120 MHz, for example. The RF pulse 354 may have an applied peak RF power between about 100W to about 3,000W. A frequency of the RF pulses 352 may be varied in some embodiments. In other embodiments, a frequency of the RF pulses 352 and the frequency of the DC bias pulses 354 are varied. The bias delay 360 from the clock signal 350 may be adjusted to provide a period of time for each pulse after the RF returns to the off condition to allow for a residue reaction with any process residue remaining after the RIE (Reactive Ion Etching) phase. The RF delay 358 and bias delay 360 may be adjusted between 1% and about 80% of the master clock period. Other delays may be used. To facilitate control of the etching process, [0037] controller 162 may be coupled to the various apparatus components. The controller 162 may be provided in the form of a general-purpose computer processor or micro-processor that may be used for controlling various functions. The controller 162 may include processor and memory such as random access memory (RAM), read only memory (ROM), floppy disk, hard disk, or any other form of digital storage, either local or remote, Various electrical circuits may embody the process control 156, master clock 155, RF pulse generator 128, DC pulse generator 142, as well as RF source 127 and DC Bias source 140. These circuits may include cache, power supplies, clock circuits, amplifiers, modulators, comparators, filters, signal generators, and input/output circuitry and subsystems, and the like. [0038] The inventive methods disclosed herein may generally be stored in the memory, or computer-readable medium as a software routine that, when executed by the processor, causes the process chamber 105 to perform the etching process on the substrate 102 according to embodiments of the present invention. [0039] FIG. 4 illustrates a plasma etching method 400 adapted to etch a substrate (e.g., substrate 102). The plasma etching method 400 includes, in 402, providing the substrate within a process chamber (e.g., process chamber 105), and providing a process gas (e.g., process gas 113) to the process chamber in 404. The method 400 further includes, in 406, exposing the process gas in the process chamber to RF pulses (e.g., RF pulses 352), and, in 408, providing DC bias pulses (e.g., DC bias pulses 354) to the substrate through conductive pins (e.g., conductive pins 131) in electrically conductive contact with the substrate. [0040] From the applied RF pulses 352 and DC bias pulses 354, plasma is formed from the process gas 113. Generally, to form the plasma, the process gas 113 may be ignited into plasma by coupling RF power from the RF source 127 at a suitable frequency to the process gas 113 within the process chamber 105 under suitable conditions to establish the plasma. In some embodiments, the plasma power source may be provided via an RF electrode 126 that is disposed within the pre-chamber 120 or process chamber 105. Optionally, the RF power source may be provided by or more RF induction coils that are disposed within or surrounding the body 106 and act as an RF electrode. In other embodiment, the RF source may be a remote source, such as is taught in US Patent No. 7,658,802 to Fu et al. Other suitable sources may be used to produce the RF pulses. [0041] The apparatus and method described herein is particularly effective for removing non-volatile residues that form during the etching process itself. In accordance with an aspect of the invention, the DC power damping location is controlled by the pulsing frequency. At a low frequency range (e.g. < 10MHz, depending on relation between ion transit time and pulsing frequency) DC bias power is coupled to the plasma sheath, which increases the ion etchant energy. At a higher frequency range (e.g., > 10MHz), power coupling contributes to bulk plasma for improved plasma density and potential control. The etchant energy may be further controlled by duty cycle and DC bias power input. Accordingly, etch rate and trench profile shape may be improved. [0042] Bias amplitude modulation may be provided to separate the desired surface reaction (etching) versus undesired processes. During the "DC bias-On" periods of DC bias pulses 354, reactive etchants gain energy and perform controlled etching within the duty cycle. For "DC bias-Off" periods, plasma is transferred to new equilibrium for etch residue purge and reactive etchant cycling. DC bias may be modulated between about 10% and about 100% of the peak power. [0043] The DC bias pulses 354 can be applied for either dielectric and/or conductive materials/substrate etching processes with requirements of broad process window and relatively precise specification control, including etch depths, CD control and uniformity, and trench profile. The present method and apparatus may be useful for features having dimensions of 20nm or less (e.g., 20nm technology node and beyond.) [0044] In particular, DC bias pulsing may be significantly beneficial to etch processes, during which non-volatile byproducts are developed. For example, such etching processes include copper etch with CuX, where X = Cl, Br, and the like, and/or CuO residues, TiN etch with TiF, TiOF, TiOx residues, SiN etch with SiON residue, or oxidized layers, Ru etch and related residue, and the like. The non-volatile byproducts (residues) can be more selectively and efficiently removed by embodiments of the present method and using the apparatus 100 described herein. [0045] Additional process parameters may be utilized to promote plasma ignition and plasma stability. For example, in some embodiments, the process chamber 105 may be heated by suitable heater elements (not shown) in thermal contact with the body 106, and maintained at a temperature of between about 60 to about 100 degrees Celsius during plasma ignition. [0046] Accordingly, while the present invention has been disclosed in connection with example embodiments thereof, it should be understood that other embodiments may fall within the scope of the invention, as defined by the following claims. ## CLAIMS #### THE INVENTION CLAIMED IS: - 1. A plasma etching apparatus, comprising: - a chamber body having a process chamber adapted to receive a substrate; - an RF source coupled to an RF electrode; - a pedestal located in the processing chamber and adapted to support a substrate; - a plurality of conductive pins adapted to contact and support the substrate during processing; and - a DC bias source coupled to the plurality of conductive $\ensuremath{\mathsf{pins}}$ . - 2. The plasma etching apparatus of claim 1, wherein the plurality of conductive pins pass through the pedestal, and the pedestal is stationary. - 3. The plasma etching apparatus of claim 1, wherein the number of pins comprises more than three. - 4. The plasma etching apparatus of claim 1, wherein the pedestal comprises a heater. - 5. The plasma etching apparatus of claim 1, wherein the pedestal comprises a ceramic having holes receiving the plurality of conductive pins. 6. The plasma etching apparatus of claim 1, comprising a controller having an RF pulse generator coupled to the RF source and adapted to produce an RF pulse; and a DC pulse generator coupled to the DC bias source and adapted to produce a DC bias pulse. - 7. The plasma etching apparatus of claim 6, wherein each of the RF pulse generator and the DC pulse generator are synchronized by a master clock. - 8. The plasma etching apparatus of claim 6, wherein each of the RF pulse generator and the DC pulse generator may include a delay relative to a master clock. - 9. The plasma etching apparatus of claim 6, wherein the DC pulse generator produces a DC bias pulse having a duty cycle of between 10% and 90%. - 10. A plasma etching method, comprising: providing the substrate within a process chamber; providing a process gas to the process chamber; exposing the process gas in the process chamber to RF pulses; and providing DC bias pulses to the substrate through conductive pins in electrically conductive contact with the substrate. - 11. The method of claim 10, comprising varying a frequency of the DC bias pulses. - 12. The method of claim 10, comprising varying a frequency of the RF pulses and the frequency of the DC bias pulses. 13. The method of claim 10, comprising varying a duty cycle the DC bias pulses. - 14. The method of claim 10, comprising modulating amplitude of the DC bias pulses. - 15. The method of claim 10, comprising removing copper residue from the substrate. FIG. 1 3/4 FIG. 3 4/4 FIG. 4 International application No. **PCT/US2014/021789** #### A. CLASSIFICATION OF SUBJECT MATTER H01L 21/3065(2006.01)i According to International Patent Classification (IPC) or to both national classification and IPC #### B. FIELDS SEARCHED Minimum documentation searched (classification system followed by classification symbols) H01L 21/3065; H02N 13/00; C23F 1/00; H01L 21/306; C23C 16/00; C25F 3/12 Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched Korean utility models and applications for utility models Japanese utility models and applications for utility models Electronic data base consulted during the international search (name of data base and, where practicable, search terms used) eKOMPASS(KIPO internal) & Keywords: conductive pin, chamber, etching, pedestal, pulse, DC bias and RF source #### C. DOCUMENTS CONSIDERED TO BE RELEVANT | Category* | Citation of document, with indication, where appropriate, of the relevant passages | Relevant to claim No. | |-----------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | A | US 6182602 B1 (FRED C. REDEKER et al.) 06 February 2001<br>See column 14, line 47 - column 16, line 19; claims 1, 11; and figure 11. | 1-15 | | A | US 2006-0005856 A1 (DAVID SUN et al.) 12 January 2006<br>See paragraphs [0028]-[0050]; claim 20; and figures 2-7. | 1-15 | | A | US 2009-0097185 A1 (STEVEN C. SHANNON et al.) 16 April 2009<br>See paragraphs [0022]-[0031]; claims 1-10; and figures 1-10. | 1-15 | | A | KR 10-2008-0063463 A (LAM RESEARCH CORPORATION) 04 July 2008 See paragraphs [0019]-[0041]; claims 1-8; and figures 1a-3. | 1-15 | | A | US 2011-0230052 A1 (JING TANG et al.) 22 September 2011 See paragraphs [0026]-[0050]; claims 1-3; and figures 4-5. | 1-15 | | | | | | | | | | | | | | | Further documents | are listed in | the continuation | of Box C. | |--|-------------------|---------------|------------------|-----------| |--|-------------------|---------------|------------------|-----------| $\boxtimes$ See patent family annex. - \* Special categories of cited documents: - "A" document defining the general state of the art which is not considered to be of particular relevance - "E" earlier application or patent but published on or after the international filing date - "L" document which may throw doubts on priority claim(s) or which is cited to establish the publication date of another citation or other special reason (as specified) - "O" document referring to an oral disclosure, use, exhibition or other means - "P" document published prior to the international filing date but later than the priority date claimed 14 August 2014 (14.08.2014) - "T" later document published after the international filing date or priority date and not in conflict with the application but cited to understand the principle or theory underlying the invention - "X" document of particular relevance; the claimed invention cannot be considered novel or cannot be considered to involve an inventive step when the document is taken alone - "Y" document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document is combined with one or more other such documents, such combination being obvious to a person skilled in the art - "&" document member of the same patent family Date of the actual completion of the international search Date of mailing of the international search report 14 August 2014 (14.08.2014) Name and mailing address of the ISA/KR International Application Division Korean Intellectual Property Office 189 Cheongsa-ro, Seo-gu, Daejeon Metropolitan City, 302-701, Republic of Korea Facsimile No. +82-42-472-7140 Authorized officer CHOI, Sang Won Telephone No. +82-42-481-8291 # INTERNATIONAL SEARCH REPORT Information on patent family members International application No. PCT/US2014/021789 | Patent document cited in search report | Publication<br>date | Patent family member(s) | Publication date | |----------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | US 6182602 B1 | 06/02/2001 | DE 69727624 D1 DE 69727624 T2 EP 0819780 A2 EP 0819780 A3 EP 0819780 B1 JP 10-116826 A JP 2008-091938 A JP 4688983 B2 KR 10-0268158 B1 US 6170428 B1 | 25/03/2004<br>14/10/2004<br>21/01/1998<br>27/05/1998<br>18/02/2004<br>06/05/1998<br>17/04/2008<br>25/05/2011<br>01/12/2000<br>09/01/2001 | | US 2006-0005856 A1 | 12/01/2006 | None | | | US 2009-0097185 A1 | 16/04/2009 | US 7813103 B2 | 12/10/2010 | | KR 10-2008-0063463 A | 04/07/2008 | CN 101273430 A CN 101273430 B CN 101370965 A CN 101627461 A CN 101627461 B CN 101627462 A CN 101627462 B CN 101675503 A JP 2009-510784 A JP 2010-520646 A JP 2010-531538 A JP 2013-243388 A JP 2013-243388 A JP 4975113 B2 KR 10-1265827 B1 KR 10-1341711 B1 KR 10-1369131 B1 KR 10-2009-0125084 A KR 10-2009-0125084 A KR 10-2009-0129417 A KR 10-2010-0014707 A TW 200901311 A TW 200903626 A US 2007-0068623 A1 US 2007-0068623 A1 US 2007-0068900 A1 US 2008-0216864 A1 US 2009-0114244 A1 US 2009-0114244 A1 US 2009-0166326 A1 US 7909960 B2 US 7938931 B2 US 8475624 B2 WO 2007-038514 A2 WO 2007-038580 A2 WO 2007-038580 A3 WO 2008-109239 A1 | 24/09/2008<br>03/11/2010<br>18/02/2009<br>13/01/2010<br>11/01/2012<br>13/01/2010<br>20/06/2012<br>17/03/2010<br>12/03/2009<br>10/06/2010<br>24/09/2010<br>05/12/2013<br>11/07/2012<br>20/05/2013<br>16/12/2013<br>04/03/2014<br>03/12/2009<br>16/12/2009<br>10/02/2010<br>01/01/2009<br>16/01/2009<br>29/03/2007<br>29/03/2007<br>29/03/2007<br>11/09/2008<br>07/05/2009<br>02/07/2009<br>22/03/2011<br>10/05/2011<br>02/07/2013<br>05/04/2007<br>25/09/2008<br>05/04/2007<br>09/08/2007<br>12/09/2008 | # INTERNATIONAL SEARCH REPORT Information on patent family members International application No. PCT/US2014/021789 | Patent document cited in search report | Publication date | Patent family member(s) | Publication<br>date | |----------------------------------------|------------------|---------------------------------------------------------------------------|---------------------| | | | WO 2008-109240 AT<br>WO 2008-124350 AT | | | US 2011-0230052 A1 | 22/09/2011 | TW 201203353 A<br>US 8435902 B2<br>WO 2011-115761 A2<br>WO 2011-115761 A3 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |