

(19) World Intellectual Property Organization  
International Bureau(43) International Publication Date  
8 February 2007 (08.02.2007)

PCT

(10) International Publication Number  
WO 2007/015756 A2(51) International Patent Classification:  
*G01T 1/17* (2006.01)      *G01T 1/24* (2006.01)(21) International Application Number:  
PCT/US2006/027377

(22) International Filing Date: 14 July 2006 (14.07.2006)

(25) Filing Language: English

(26) Publication Language: English

(30) Priority Data:  
11/191,537 28 July 2005 (28.07.2005) US

(71) Applicant (for all designated States except US): EASTMAN KODAK COMPANY [US/US]; 343 State Street, Rochester, New York 14650-2201 (US).

(72) Inventors; and

(75) Inventors/Applicants (for US only): DHURJATY, Sreeram [US/US]; 115 Sylvania Drive, Rochester, New York 14618 (US). WOJCIK, Timothy John [US/US]; 133 Melwood Drive, Rochester, New York 14626 (US).

(74) Common Representative: EASTMAN KODAK COMPANY; 343 State Street, Rochester, New York 14650-2201 (US).

(81) Designated States (unless otherwise indicated, for every kind of national protection available): AE, AG, AL, AM, AT, AU, AZ, BA, BB, BG, BR, BW, BY, BZ, CA, CH, CN, CO, CR, CU, CZ, DE, DK, DM, DZ, EC, EE, EG, ES, FI, GB, GD, GE, GH, GM, HN, HR, HU, ID, IL, IN, IS, JP, KE, KG, KM, KN, KP, KR, KZ, LA, LC, LK, LR, LS, LT, LU, LV, LY, MA, MD, MG, MK, MN, MW, MX, MZ, NA, NG, NI, NO, NZ, OM, PG, PH, PL, PT, RO, RS, RU, SC, SD, SE, SG, SK, SL, SM, SY, TJ, TM, TN, TR, TT, TZ, UA, UG, US, UZ, VC, VN, ZA, ZM, ZW.

(84) Designated States (unless otherwise indicated, for every kind of regional protection available): ARIPO (BW, GH, GM, KE, LS, MW, MZ, NA, SD, SL, SZ, TZ, UG, ZM, ZW), Eurasian (AM, AZ, BY, KG, KZ, MD, RU, TJ, TM), European (AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HU, IE, IS, IT, LT, LU, LV, MC, NL, PL, PT, RO, SE, SI, SK, TR), OAPI (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, ML, MR, NE, SN, TD, TG).

**Published:**

— without international search report and to be republished upon receipt of that report

For two-letter codes and other abbreviations, refer to the "Guidance Notes on Codes and Abbreviations" appearing at the beginning of each regular issue of the PCT Gazette.

WO 2007/015756 A2

(54) Title: LOW NOISE DATA CAPTURE FOR DIGITAL RADIOGRAPHY

(57) Abstract: A low noise digital radiography image capture system employs a two-dimensional array of pixel sites in the image capture panel with each site having an analog-to-digital converter to digitize analog charge values produced by imaging radiation directly into corresponding digital data at the site prior to read-out to subsequent digital data processing electronics thereby avoiding noise and crosstalk problems associated with high frequency read-out of analog information. Fill factor problems caused by inclusion of integrated circuitry on the pixel site are minimized by inclusion of the A/D counter on the opposite side of the substrate support for the pixel site.

## **LOW NOISE DATA CAPTURE FOR DIGITAL RADIOGRAPHY**

### **FIELD OF THE INVENTION**

The general field of this invention is digital image radiography and,  
5 in particular, radiographic imaging screens utilizing low noise electronics for image data capture.

### **BACKGROUND OF THE INVENTION**

Digital radiography is achieving a growing acceptance as an  
10 alternative to photographic-based imaging technologies that rely on photographic film layers to capture radiation exposure to produce and store an image of a subject's internal physical features. With digital radiography, the radiation image exposures captured on radiation sensitive layers are converted, pixel by pixel, to electronic image data which is then stored in memory banks for subsequent read-out and display on suitable electronic image display devices. One of the driving  
15 forces in the success of digital radiography is the ability to rapidly communicate stored images via data networks to one or more remote locations for analysis and diagnosis by radiologists without the delay caused by having to send physical films through the mail or via couriers to reach the remotely located radiologists.

20 Of critical importance in digital radiology technology is the need to create high-resolution electronic image data that is preferably at least as high in resolution as its photographic based counterpart. The amount of image data that must be processed and the consequent frequency bandwidth of the signal processing circuits needed to achieve the necessary data processing within a given  
25 time frame is a multifunctional consideration based on such factors as the size of each pixel, the pixel array size, the maximum range of pixel exposure to be detected, and detectable exposure density gradients of each pixel.

Figs. 1-3, illustrate a conventional digital radiography system 10 which includes a digital radiography panel 12 having a substrate on which is  
30 formed a radiographic sensor layer 14 which generates electrons in response to impinging radiation e.g. X-rays. The term X-ray is used for convenience throughout this description and in the appended claims. However, it will be

understood that the invention is useful in digital radiography employing other forms of radiation and, thus, the term X-ray herein shall be interpreted to cover such other forms of radiation as are used. The radiation-generated electrons are captured by capacitors 16 which are arrayed on substrate 15 in rows and columns 5 and which thereby define discrete pixel sites 17. After exposure of a subject, the capacitors are addressed, a row at a time, by switching control circuit 18 via conductors 19 and solid state switches 20 to transfer the respective charge values via read-out lines 22 to external electronics circuitry 24, which includes preamplifiers and analog-to-digital (A:D) converters, to convert the charge values 10 to voltage values and then into digital numeric data, typically 14 bits per pixel. Once digitized, the data is transferred to suitable digital image processor circuits 25 and applied to image display 26 for viewing. The data may also be stored in data storage memory 28 and/or sent to a network 29 for communication to a remote site for viewing.

15 The read-out of millions of pixel charge values involves use of high bandwidth analog electronics and also exposes individual pixel values to cross talk from adjacent pixels. As previously mentioned, the high bandwidth analog electronics increases noise in the analog signals. Additionally, cross talk serves to contaminate each pixel value.

20 There is a need therefore, for a digital radiography panel system that avoids the problems associated with existing panel systems utilizing analog signal read-out. The present invention serves that need.

## SUMMARY OF THE INVENTION

25 In accordance with the invention, therefore, a novel low noise electronic data capture and read-out system for digital radiography is provided that comprises a two dimensional array of discrete X-ray detection pixel sites in which each pixel site has a charge storage element for storing a charge value which is proportional to X-ray fluence on the pixel site. The pixel site further 30 includes integrated circuit means that includes a charge-to-time conversion circuit and an analog-to-digital conversion circuit. The charge-to-time conversion circuit converts the stored charge value to a time value representative of the stored charge

value and the analog-to-digital converter converts the time value to corresponding digital data, at the pixel site, which is then representative of the stored charge value. The system further includes read-out electronics for transferring said digital data from each of the pixel sites to a data storage medium in an ordered 5 data matrix representing a two dimensional image of X-ray fluence captured on the array of pixel sites.

In a modified embodiment of the invention, the system is operated in a calibration mode prior to capture of a patient exposure image. In this mode, the existence of inherent dark currents in the array of pixels is compensated for by 10 measuring the dark currents during the calibration mode using the charge-to-time-to-digital procedure in each pixel site. The resultant dark current related data may then be read out for storage in memory for subsequent adjustment of patient image exposure data. In an alternative embodiment, an UP/DOWN counter is employed in the analog-to-digital converter. Operation of the counter in the down count 15 mode enables dark current induced charge values to be converted into negative data values which are then held in the respective counters. When a patient image is exposed onto the panel, the counter is then operated in an up count mode so that dark current counts are automatically compensated out of the resultant net image count values. In a similar manner, flat field calibration may be accomplished 20 either by pre-charging the pixel capacitors to a known charge value for conversion to data values during flat field calibration or a series of uniform X-ray exposure fields to generate the flat field data. The data may then be read out and stored for use in compensating patient image data generated from the novel panel system of the invention.

25 An important advantage of the invention is that only digital data is read out of the pixel array. Since individual pixel values can be digitized over a time span of hundreds of milliseconds, this avoids the problems of noise and crosstalk contamination with direct read-out of analog values in conventional digital radiography panel systems.

**BRIEF DESCRIPTION OF THE DRAWINGS**

Fig. 1 is a graphical illustration of a prior art digital radiography system;

Fig. 2 is a side graphical view of a prior art pixel site for the system of Fig. 1;

Fig. 3 is a graphical illustration of a portion of the pixel site array of the system of Fig. 1;

Fig. 4 is graphical illustration of a pixel site for a digital radiography panel in accordance with the invention;

10 Fig. 5 is a circuit schematic for the integrated circuit portion of the pixel site of Fig. 4

Fig. 6 is a diagram of the digital radiography panel of the invention;

15 Figs. 7 and 8 are timing diagrams useful in explaining the operation of the digital radiography system of the invention;

Fig. 9 is a side graphical view of a pixel site for an alternative embodiment of the invention;

Fig. 10 is an exploded view of the pixel site of Fig. 9; and

20 Figs. 11-13 are simplified circuit schematics of alternative embodiments of signal coupling schemes for the pixel site of Fig. 9.

**DETAILED DESCRIPTION OF THE INVENTION**

Turning now to Figs. 4 and 5, pixel site 30 includes a photoconductor 32 and an integrated circuit 34 and represents one of a two dimensional array of discrete pixel sites used on a digital radiographic panel in accordance with the invention. The pixel site includes a charge storage element, e.g. a capacitor 36, and an A/D converter circuit 38 which includes a capacitor discharge circuit 40, a comparator circuit 46 and an N bit counter 48. The particular pixel site illustrated is known for use in a direct radiography system and is used in this embodiment for illustrative purposes. It will be appreciated by those skilled in the art that the present invention may also be implemented in an indirect radiography system or in any radiography system where the X-ray fluence

is represented by a charge on the pixel. The discharge circuit comprises a controlled field effect transistor (FET) switch 42 and a constant current source 44. Comparator circuit 46 has a first input terminal 50 coupled to a reference source, e.g. ground, and a second input terminal 52 coupled to the capacitor discharge circuit 40. The output of comparator 46 is asserted high when the level on input terminal 52 is above the level on input terminal 50 and is asserted low when terminal 52 level is at or below that of terminal 50. The output of comparator 46 serves as an ENABLE/DISABLE signal applied to a count control input of counter 48. Inputs to counter 48 include the input from comparator 46, a power source V+, a clock signal, an UP/DOWN control signal, and a shift control signal. It will be appreciated by those skilled in the art that the configuration of capacitor discharge circuit 40 with comparator 46 constitutes the well known Wilkinson circuit which operates to convert a charge voltage on a capacitor to a time value.

In digital radiography systems it is known to employ, in the digital image processor 25 (Fig. 1), a transform to convert linear output data to non-linear data output for purposes of display and hardcopy output to account for the human visual system. In the present invention, such transforms may be conveniently implemented directly in the A/D conversion by means of a variable frequency clock control to appropriately vary the frequency of the counter.

Fig. 6 illustrates, diagrammatically, a radiographic panel 12' in which counters 48 are configured in an example utilizing a 4000x4000 array of pixel sites. It will be appreciated that the invention may be effectively utilized in other pixel arrays, the particular array being a matter of design choice. The counters serve as digital data counters and as shift registers aligned in vertical columns for serial read-out, column-by-column of data generated at each of the pixel sites. The read-out data is transferred to application specific integrated circuits 60 (ASICs) structured, for read-out efficiency, with each ASIC handling 256 columns, for a total of 16 ASICS. Functionally, the ASICS are designed to arrange the data from the counters into an ordered data matrix corresponding to the two dimensional image of X-ray fluence on the array of pixel sites on panel 12'. The data from the ASICS are then transferred and stored in RAM units 62 for

subsequent use in image display, network communication and long term storage in known manner.

In operation, with joint reference to Figs. 5 and 6a-6d, when panel 12' is exposed to X-rays, the X-ray fluence on photoconductor 32 generates 5 electrons, proportional to the amount of X-ray fluence on the pixel site, which are stored as an electron charge value on capacitor 36. Read-out of the charge value commences at time  $t_0$  (Fig. 6a), when an applied switch control signal is asserted high (Fig. 6b) to electronically close FET switch 42 and cause constant current source 44 to discharge capacitor 36 at a controlled rate. It is assumed in this 10 description that reference terminal 50 is at ground potential. As long as the voltage on capacitor 36 is above the reference level on terminal 50, the output level of comparator circuit 46 remains high (Fig. 6c) which enables counter 48 to count as clock pulses are supplied to the counter. When the voltage on capacitor 36 is fully discharged to the reference level on terminal 50 at time  $t_1$ , the output of 15 comparator circuit 46 goes low which disables or stops counter 48 from counting. Thus the capacitor charge value  $V_s$  is converted to time value  $t_1 - t_0$  which is converted by counter 48 to a digital count value  $C_s$ .

Calibration of the radiography system for inherent dark current values, which are unique to each pixel in the array, is readily accomplished in the 20 operation of the system as will be described with referring to Figs. 7a-7d. It is assumed that the counter has been initialized to a zero count and the capacitor has been similarly initialized to a zero charge value. Following initialization and with the X-ray source turned off, an accumulated positive charge  $V_D$  (Fig. 7a) is built up on capacitor 36 due to dark currents. At the start of calibration, time  $t_0$ , FET switch 42 is closed and the positive charge on the capacitor causes comparator 46 to assert an ENABLE signal to the counter 48 (Fig. 7c). The UP/DOWN signal is also set low (Fig. 7d) so that the counter will count down while clock pulses are simultaneously applied to the counter. When the capacitor is discharged at time  $t_D$  to the reference level on terminal 50, the output of comparator 46 goes low and 25 stops the counter 48 at a count value of  $-C_D$  (Fig. 7e) which represents the charge value resulting from dark current in the pixel. This count value remains stored in the counter 48 until the patient is exposed to X-rays. At time  $t_1$ , the charge value 30

on the capacitor is the sum of the dark current value, which recurs in the interim between calibration and read-out of the patient exposure, plus the charge value  $V_s$  resulting from X-ray fluence caused by X-ray exposure of the patient. However, since the counter starts from the calibration value  $-C_D$ , the net count remaining at 5 time  $t_2$ , when the capacitor 36 is fully discharged and the counter 48 is stopped, is the desired count  $C_S$  representing the X-ray fluence caused by the patient exposure. Thus a simple technique is made possible for dark current calibration. An alternative calibration may be applied with the foregoing system using a counter that only counts to positive count values. With this technique, positive 10 dark current calibration values are read out and stored in memory before exposure of the patient to X-rays and the stored calibration value is then used to compensate the patient read out count values in digital data post-processing. Of course, the negative count values as described above can similarly be read out and stored for digital post-processing. With either of the latter two techniques, the counter is 15 reset to zero before the X-ray source is turned on for patient exposure. It will be appreciated that when a data transform is applied by varying frequency of the counter, as described above, such variation is normally employed only during generation of output data following the calibration phase.

Pixel-to-pixel variations caused by component variations, such as 20 variations in the current source, can be compensated for by charging each pixel capacitor 36 from an external source to a known charge and then reading the charge value that is thereby generated by following one of the processes described above. This count value is stored in memory on a pixel-to-pixel basis and is used to compensate for the component variations in the system. Alternatively, the 25 system can be exposed using an X-ray source and multiplicities of different flat fields are digitized, the digital values then being used to compensate digitally for the variations.

Referring again to Fig. 4, it will be noted that integrated circuit 34 occupies a portion of the area of the pixel site 30. It is desirable, of course, to 30 minimize the fill factor created by the integrated circuit area. In the alternative embodiment of the invention shown in Figs. 9 and 10, this objective is accomplished by means of a tiered pixel site 70 in which the photoconductor 32,

capacitor 36, and modified integrator circuit 64 are located in a first tier layer 72 formed on one side of a substrate 74. The modified integrated circuit 64 includes the discharge circuit 40 and comparator circuit 46. The counter circuit 40 is moved to a second tier layer 76 of integrated circuit material on the opposite side 5 of the substrate 74. With this arrangement, the fill factor on the photoconductor portion of the pixel site is markedly reduced since the bulk of the integrated circuitry associated with the counter circuit is removed to the back of the substrate.

It is necessary to provide means for communicating the 10 ENABLE/DISABLE signal from the output of comparator circuit 46 to the input of counter 48. This can be accomplished in a number of different ways. For this purpose, a portion of integrated circuit 64 and segment 66 of integrated circuit layer 76 are utilized for communicating the ENABLE/DISABLE signal. In the embodiment of Fig. 9, positive and negative going transitions between the 15 ENABLE and DISABLE states are communicated as positive and negative pulses by a capacitive coupling 78 through the substrate 74 between capacitor plates 79a and 79b. The pulses with their polarities are detected by peak detector 86 before application to counter 48. In the embodiment of Fig. 10, the ENABLE/DISABLE transitions are communicated by inductive coupling between coils 80a, 80b 20 formed in the integrated circuits on opposite sides of the substrate 74. These pulses are then detected by peak detector 89 and applied to counter 48. In a particularly preferred form of this embodiment, the inductive coupling is tuned to different coupling frequencies by means of added capacitors 82a, 82b. In this way, adjacent pixel sites can be tuned to different coupling frequencies in order to 25 minimize crosstalk between the adjacent pixels can be minimized. In yet another embodiment illustrated in Fig. 11, coupling between the comparator output and the counter is achieved by means of transmission via an RF circuit 88 and RF antenna 90a at the comparator output to a receptor antenna 90b and peak detector 92 at the counter 48 input.

30 The invention has been described in detail with particular reference to certain preferred embodiments thereof, but it will be understood that variations and modifications can be effected within the spirit and scope of the invention.

**PARTS LIST**

|       |                                       |
|-------|---------------------------------------|
| 10    | prior art digital radiographic system |
| 12    | digital radiography panel             |
| 5 14  | radiographic sensor                   |
| 16    | capacitors                            |
| 17    | pixel sites                           |
| 18    | switching control circuit             |
| 19    | conductors                            |
| 10 20 | solid state switches                  |
| 22    | read-out lines                        |
| 30    | pixel site                            |
| 32    | photoconductor                        |
| 34    | integrated circuit                    |
| 15 36 | capacitor                             |
| 38    | A/D converter                         |
| 40    | capacitor discharge circuit           |
| 42    | FET switch                            |
| 44    | constant current source               |
| 20 46 | comparator circuit                    |
| 48    | N bit counter                         |
| 50    | reference input terminal              |
| 52    | discharge circuit output terminal     |
| 60    | ASICs                                 |
| 25 62 | RAM units                             |
| 70    | tiered pixel site                     |
| 72    | first tier layer                      |
| 74    | substrate                             |
| 76    | second tier layer                     |
| 30 78 | capacitive coupling                   |
| 79a,b | capacitor plates                      |
| 80a,b | coils                                 |

|         |                   |
|---------|-------------------|
| 82a,b   | tuning capacitors |
| 86      | peak detector     |
| 88      | RF circuit        |
| 89      | peak detector     |
| 5 90a,b | RF antennas       |
| 92      | peak detector     |

**CLAIMS:**

1. A low noise electronic data capture and read-out system for digital radiography comprising:
  - a two dimensional array of discrete X-ray detection pixel sites,
  - 5 each pixel site having (a) a charge storage element for storing charge proportional to X-ray fluence on the pixel site, and (b) circuit means comprising an analog-to-digital converter, including a stored charge-to-time conversion circuit, for converting the X-ray fluence proportional charge on the storage element to a corresponding digital data value; and
  - 10 read-out electronics for arranging and transferring said digital data from each of the pixel sites to a data storage medium in an ordered data matrix representing a two dimensional image of X-ray fluence on the array of pixel sites.
2. The system of claim 1 wherein the storage element is a capacitor and the stored charge-to-time conversion circuit comprises a capacitor discharge circuit and a comparator circuit, the discharge circuit including a controlled solid state switch and a constant current source, the switch serving to isolate the storage capacitor from the system when the switch is open, the constant current source serving to discharge the storage capacitor at a controlled rate when the switch is closed, the comparator circuit outputting a signal representing an end-of-discharge time for the capacitor.
3. The system of claim 2 wherein the analog-to-digital circuit includes an N-bit digital counter; the comparator circuit having inputs coupled to said discharge circuit and to a source of a reference voltage and having an output coupled to the N-bit counter that communicates an enable signal to the counter to enable counting while said storage element is being discharged toward said reference level and that communicates a disable signal to the counter at the end-of-discharge time to disable counting when the storage level on the storage element reaches said reference level.

4. The system of claim 3 wherein the N-bit digital counter is an UP/DOWN counter and has an UP/DOWN control signal input.

5. A low noise electronic data capture and read-out system for digital radiography comprising:

- (a) a substrate;
- (b) a two dimensional array of discrete X-ray detection pixel sites, each pixel site including a first tier layer and a second tier layer formed on opposite sides of said substrate,
  - 10 the first tier layer including (i) an X-ray sensitive capture medium, (ii) a charge storage element for storing charge proportional to X-ray fluence on the pixel site capture medium, and (iii) integrated circuit means including a stored charge-to-time conversion circuit;
  - the second tier layer including an analog-to-digital converter and
  - 15 signal coupling means connecting the converter to the charge-to-time conversion circuit through the substrate for converting X-ray fluence proportional charge on the storage element to a corresponding digital data value, the; and
  - (c) read-out electronics for arranging and transferring said digital data from each of the pixel sites to a data storage medium in an ordered data
  - 20 matrix representing a two dimensional image of X-ray fluence on the array of pixel sites.

6. The system of claim 5 the coupling means comprises a capacitive coupling between said charge-to-time conversion circuit to said analog-to-digital converter.

7. The system of claim 5 wherein the coupling means comprises a first coil in the first tier layer coupled to the charge-to-time conversion circuit and a second coil in the second tier layer coupled to said analog-to-digital converter, the first and second coils being inductively coupled through said substrate.

8. The system of claim 7 wherein the coupling means includes tuning capacitors coupled to each of the coils for setting a tuned coupling frequency between the coils which differs from tuned coupling frequencies of adjacent pixel sites.

5

9. The system of claim 5 wherein the coupling means comprises a radio frequency circuit and transmitting antenna in the first tier layer coupled to the charge-to-time conversion circuit and a second radio frequency circuit and receiving antenna in the second tier layer coupled to said analog-to-digital converter, said charge-to-time conversion circuit being coupled through the substrate by radio frequency transmission and reception between said antennas.

10. The system of claim 3 wherein the counter has a variable frequency clock control to vary the frequency of the counter to apply an 15 predetermined transform to output data to account for perception by a human visual system for display or hardcopy output purposes.

11. A method of operating an imaging panel for a low noise digital radiography system to compensate for dark current values in pixel sites on 20 the panel, each of the sites having an electron storage element, a stored charge-to-time conversion circuit and an analog-to-digital converter, the method comprising the steps of:

17 during a dark current calibration period prior to exposing a patient to X-rays:

25 (a) accumulating a dark current generated charge on the storage element;

(b) converting the dark current charge to a first time value;

(c) converting the first time value to a dark current digital value at the pixel site;

30 (d) storing the dark current digital value; and

following a patient X-ray exposure period:

- (e) generating a cumulative charge on the storage element representative of combined dark current charge and charge generated by impinging X-rays on the pixel site;
- (f) converting the cumulative charge to a second time value;
- 5 (g) converting the second time value to a cumulative digital value at the pixel site; and
- (h) combining the stored dark current digital value with the cumulative digital value to generate a residual digital value representative of impinging X-rays produced from exposure of X-rays on the patient.

10

- 12. The method of claim 11 wherein said analog-to-digital converter includes an UP/DOWN counter and wherein in step (c) the first time value is converted by operation of the counter in one of either an UP or DOWN direction; in step (d) the digital value therein is stored in said counter as one polar digital value; in step (g) the second time value is converted by operation of said counter in the other of said UP or DOWN directions beginning from the stored polar digital in step (d);

whereby, at the end of step (g) said cumulative digital value on said counter is equal to the residual value of step (h).

20

- 13. The method of claim 11 wherein the combining of digital values in step (h) is performed in digital data processing circuits external to said pixel site.

25

- 14. The method of claim 12 wherein counter frequency is varied to inject a predetermined transform on digital output data to account for perception by a human visual system for display or hardcopy output purposes.

1/8



FIG. 1

2/8



FIG. 2



FIG. 3

3/8



FIG. 4



FIG. 5



FIG. 6

5/8

FIG. 7A



FIG. 7B



FIG. 7C



FIG. 7D

6/8

FIG. 8A



FIG. 8B

*FET*  
SWITCH



FIG. 8C

COMPARATOR  
OUTPUT

ENBL  
DISBL

FIG. 8D

UP/DOWN

UP  
DWN

FIG. 8E



7/8



FIG. 9



FIG. 10

8/8



FIG. 11



FIG. 12



FIG. 13