#### (12) INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT) ## (19) World Intellectual Property Organization International Bureau # ### (10) International Publication Number WO 2011/093955 A2 #### (43) International Publication Date 4 August 2011 (04.08.2011) - (51) International Patent Classification: H01L 23/48 (2006.01) H01L 21/60 (2006.01) - (21) International Application Number: PCT/US2010/060927 (22) International Filing Date: 17 December 2010 (17.12.2010) (25) Filing Language: English (26) Publication Language: English (30) Priority Data: 12/694,012 26 January 2010 (26.01.2010) US 100ء - (71) Applicant (for all designated States except US): TEXAS INSTRUMENTS INCORPORATED [US/US]; P.O. Box 655474, Mail Station 3999, Dallas, TX 75265-5474 (US). - (71) Applicant (for JP only): TEXAS INSTRUMENTS JAPAN LIMITED [JP/JP]; 24-1, Nishi-shinjuku 6chome, Shinjuku, Tokyo, 160-8366 (JP). - (72) Inventors; and - (75) Inventors/Applicants (for US only): TAKAHASHI, Yoshimi [JP/JP]; 10-2 Nakasuga-Higashi, Beppu-city, Oita-pref (JP). MURTUZA, Masood [US/US]; 664 Clarenda Falls Drive, Sugarland, TX 77479 (US). DUNNE, Rajiv [US/US]; 629 Summerfield Drive, Murphy, TX 75094 (US). CHAUHAN, Satyendra, S. [US/US]; 222 Cedar Elm Lane, Sugarland, TX 77479 (US). - (74) Agents: FRANZ, Warren, L. et al.; Texas Instruments Incorporated, Deputy General Patent Counsel, P.O Box 655474, Mail Station 3999, Dallas, TX 75265-5474 (US). - (81) Designated States (unless otherwise indicated, for every kind of national protection available): AE, AG, AL, AM, AO, AT, AU, AZ, BA, BB, BG, BH, BR, BW, BY, BZ, CA, CH, CL, CN, CO, CR, CU, CZ, DE, DK, DM, DO, DZ, EC, EE, EG, ES, FI, GB, GD, GE, GH, GM, GT, HN, HR, HU, ID, IL, IN, IS, JP, KE, KG, KM, KN, KP, KR, KZ, LA, LC, LK, LR, LS, LT, LU, LY, MA, MD, ME, MG, MK, MN, MW, MX, MY, MZ, NA, NG, NI, NO, NZ, OM, PE, PG, PH, PL, PT, RO, RS, RU, SC, SD, SE, SG, SK, SL, SM, ST, SV, SY, TH, TJ, TM, TN, TR, TT, TZ, UA, UG, US, UZ, VC, VN, ZA, ZM, ZW. - (84) Designated States (unless otherwise indicated, for every kind of regional protection available): ARIPO (BW, GH, GM, KE, LR, LS, MW, MZ, NA, SD, SL, SZ, TZ, UG, ZM, ZW), Eurasian (AM, AZ, BY, KG, KZ, MD, RU, TJ, TM), European (AL, AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HR, HU, IE, IS, IT, LT, LU, LV, MC, MK, MT, NL, NO, PL, PT, RO, RS, SE, SI, SK, [Continued on next page] #### (54) Title: DUAL CARRIER FOR JOINING IC DIE OR WAFERS TO TSV WAFERS (57) Abstract: A method of forming stacked electronic articles using a through substrate via (TSV) wafer includes mounting a first carrier wafer (205) to a top side of the TSV wafer (202) using a first adhesive material (206) that has a first debonding temperature. The TSV wafer is thinned from a bottom side of the TSV wafer to form a thinned TSV wafer (202'). A second carrier wafer (215) is mounted to the bottom side of the TSV wafer (202') using a second adhesive material (207) that has a second debonding temperature that is higher than the first debonding temperature. The thinned TSV wafer (202') is heated to a temperature above the first debonding temperature to remove the first carrier wafer (205) from the thinned TSV wafer (202'). At least one singulated IC die is bonded to TSV die formed on the top surface of the thinned TSV wafer to form the stacked electronic article. # SM, TR), OAPI (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, ML, MR, NE, SN, TD, TG). as to the applicant's entitlement to claim the priority of the earlier application (Rule 4.17(iii)) #### **Declarations under Rule 4.17**: as to applicant's entitlement to apply for and be granted a patent (Rule 4.17(ii)) #### Published: without international search report and to be republished upon receipt of that report (Rule 48.2(g)) #### DUAL CARRIER FOR JOINING IC DIE OR WAFERS TO TSV WAFERS [0001] Disclosed embodiments relate to integrated circuit (IC) assembly processing, and more particularly to bonding die or wafers to TSV comprising wafers. #### **BACKGROUND** [0002] In order to stack IC die in a face-to-face manner using standard flip-chip assembly techniques, the assembly is conventionally performed in a sequential manner by bonding a first thinned IC die then a second thinned IC die (e.g., a thinned die 25 to 150 µm thick) onto a package substrate (e.g., PCB). In a typical arrangement, the first IC die can be a TSV comprising die that is mounted face (i.e. active circuit/top side) up on the surface of a package substrate where the TSVs form joints with pads on the package substrate surface. Capillary underfill is then generally performed. The second IC die is then generally flip-chip (FC) mounted to the top side of the first IC die. [0003] Problems with this conventional sequential stacked die assembly technique include difficulties with die-to die jointing via bumps because the first IC die mounted on the package substrate may have significant warpage/bow. In addition, since both IC die are thinned and the top sides are exposed during assembly, IC die handling is generally difficult and can result in yield loss due to cracked IC die or scratching of the IC die. [0004] Stacked die can also be formed by die-to-wafer methods (D2W). In one known D2W method, die-wafer stacks are formed by thinning a TSV wafer (e.g. to < 100 μm thick) using a carrier wafer bonded to the top side of the TSV wafer to expose the TSVs tips on the bottom side of the TSV wafer. The carrier wafer is then removed and then the IC die are bonded to the top side of the thinned TSV wafer. However, warpage of the thinned TSV wafer can complicate jointing/bonding with the IC die. For example, as known in the art, warpage results in misaligned joints which reduces contact area which increases contact resistance of the joint, particularly for fine pitched pads, and can even cause open circuited contacts. [0005] Moreover, conventional thin die-wafer stacks are difficult to handle which can result in scratching and a tendency to crack. In a second known D2W method, thinned IC die are bonded to the top of a TSV wafer and then the TSV is thinned from its bottom side to expose the TSVs on the bottom side of the TSV wafer. Due to warpage/bending of the TSV wafer during TSV tip exposure which increases as the wafer thinning precedes, this second known D2W method can result in significant TSV tip height variation including significant height variation across individual IC die which can cause bonding problems during subsequent bonding of the TSV tips of the die stack to a package substrate. [0006] The bonding of wafers to TSV wafers (W2W) shares some of the same challenges that are described above with respect to the D2W methods. Accordingly, new assembly processes are needed for bonding die or wafers to TSV comprising wafers. #### **SUMMARY** [0007] Disclosed embodiments provide solutions to the problems of warpage/bow, and scratching described above when bonding die or wafers to TSV comprising wafers to form stacked TSV wafer comprising electronic articles, which can be singulated to form thin die stacks including at least one TSV die. A first carrier wafer is mounted to the top surface of a TSV wafer comprising a plurality of IC die using a first adhesive material having a first debonding temperature. The TSV wafer is then thinned from its bottom side to form a thinned TSV wafer to expose the embedded TSV tips. Since a flat carrier wafer supports the TSV wafer during thinning, the resulting TSV tip height variation is significantly reduced as compared to the second D2W method described above. [0008] With the first carrier wafer still bonded to the top of the TSV wafer, a second carrier wafer is then mounted to the bottom side of the TSV wafer using a second adhesive material to sandwich the TSV wafer. The second adhesive material has a second debonding temperature that is higher as compared to the debonding temperature of the first adhesive. The first carrier wafer is then selectively removed from the top side of the TSV wafer by heating to a temperature that is above the first debonding temperature, but is below the second debonding temperature so that the second carrier wafer remains attached to the TSV wafer. [0009] At least one second IC die which can comprise singulated IC die or a wafer is then bonded to the plurality TSV die on the top side of the thinned TSV wafer to form a stacked TSV wafer comprising electronic article. Since the TSV wafer is supported by the second carrier wafer during bonding of the singulated IC die or wafer, warpage/bow is significantly reduced which reduces the contact resistance of the joints, and as a result improves circuit performance and reliability of singulated stacked IC die generated by singulation (e.g. sawing) of the stacked TSV wafer comprising electronic article. #### BRIEF DESCRIPTION OF THE DRAWINGS [0010] Disclosed embodiments are described with reference to the attached figures, wherein: [0011] FIG. 1 is a flow chart that shows steps in an example method for forming a stacked TSV wafer comprising electronic article from a TSV wafer including a plurality of TSV die that each include TSV precursors having embedded TSV tips and at least one second IC die, according to a disclosed embodiment. [0012] FIGS. 2A-G show successive cross-sectional depictions associated with an example dual carrier FC method for forming die-TSV wafer stacks or wafer-TSV wafer stacks, according to a disclosed embodiment. [0013] FIGS. 3A-H show successive cross section depictions associated with example mold-free assembly flows for forming singulated die stacks from a die-wafer stack, and then bonding the singulated die stack to a package substrate, according to a disclosed embodiment. [0014] FIGS. 4A-I show successive cross section depictions associated with example mold comprising assembly flows for forming singulated die stacks from a die-wafer stack, and then bonding the singulated die stack to a package substrate, according to a disclosed embodiment. [0015] FIG. 5 is an example viscosity vs. temperature plot showing some adhesive materials that provide different debonding temperatures that can be used with disclosed embodiments. #### DETAILED DESCRIPTION OF EXAMPLE EMBODIMENTS [0016] Disclosed embodiments include dual carrier wafer methods for forming stacked TSV wafer comprising electronic articles that upon singulation provide a plurality of singulated stacked IC die. As used herein a "TSV wafer" includes a top side including a plurality of TSV die formed thereon comprising active circuitry and "TSV precursors" including embedded TSV tips, and a bottom side. The term "TSV precursor" refers to a structure that following thinning from the bottom side of the TSV wafer is sufficient to provide electrical access to the TSV tips so that the TSV precursors provide through substrate electrical connectivity. As known in the art, active circuitry generally comprises circuit elements including transistors, diodes, capacitors, and resistors, as well as signal lines and other conductors that interconnect these various circuit elements. [0017] FIG. 1 is a flow chart that shows steps in an example dual carrier method 100 for forming stacked TSV wafer comprising electronic articles from a TSV wafer, according to a disclosed embodiment. Step 101 comprises mounting a first carrier wafer onto a top side of the TSV wafer using a first adhesive material that has a first debonding temperature. The carrier wafer can comprise quartz or silicon, for example. The TSV wafer is generally a thick wafer defined herein to have a thickness of at least 100 $\mu$ m, that is typically at least 200 $\mu$ m (e.g. 500 to 800 $\mu$ m) thick. In step 102 the TSV wafer is thinned from its bottom side to form a thinned TSV wafer. The TSV wafer is generally thinned to a thickness of at least 25 $\mu$ m, typically from 25 $\mu$ m to 150 $\mu$ m. The thinning includes exposing the embedded TSV tips from the bottom side of the thinned TSV wafer to form exposed TSV tips. In one embodiment the exposed TSV tips protrude from the bottom side of the TSV wafer at least 5 $\mu$ m, such as 5 to 50 $\mu$ m. In another embodiment, the TSV tips do not protrude from the bottom side of the wafer, and a redistribution layer (RDL) on the bottom side of the wafer provides contact to the exposed TSV tips. [0019] Step 103 comprises mounting a second carrier wafer to the bottom side of the thinned TSV wafer using a second adhesive material. The second adhesive material has a second debonding temperature that is higher as compared to the first debonding temperature so that the second adhesive maintains attachment of its carrier wafer while the first adhesive debonds to allow removal of the first carrier wafer. The difference in debonding temperatures is generally at least 10 °C, and is more typically at least 20 °C, such as 50 °C, or more. [0020] The respective adhesives can be selected from thermoplastics, thermosets, with the option for light (e.g. UV) curable polymers in each case. [0021] Step 104 comprises heating the thinned TSV wafer to a temperature above the first debonding temperature to remove the first carrier wafer from the thinned TSV wafer. The temperature in step 104 is low enough to maintain the second adhesive in place so that the second carrier wafer remains attached. For example, in one embodiment, once the viscosity of the first adhesive falls to approximately 100 Pa·S (or lower), such as by heating to about 250 °C, with the second adhesive selected to be stable at the selected debonding temperature, selective debonding of the first adhesive can take place. Solvent treatment may be applied to remove residual first adhesive. [0022] Step 105 comprises bonding a second IC die to the TSV die formed on the top surface of the thinned TSV wafer to form stacked TSV wafer comprising electronic article. The second IC die can comprises one or more singulated second IC die. In this embodiment, the stacked TSV wafer comprising electronic article comprises a die-TSV wafer stack. The second IC die can also comprise a wafer that comprises a plurality of second IC die. In this embodiment the stacked TSV wafer comprising electronic article comprises a wafer-TSV wafer stack.. The bonding can be FC bonding. In other embodiments, such as when the second IC die includes TSVs, the second IC die can be bonded top side (i.e. active circuit side) up on the top surface of the TSV wafer. Although generally described herein wherein a second IC die is bonded to the thinned TSV wafer, those having ordinary skill in the art will recognize that die or wafer stacks comprising a plurality of stacked second IC die (e.g., stacks of 2, 3 or more die and/or wafers) may be bonded to the thinned TSV wafer based on methodologies disclosed herein. [0024] The second carrier wafer can then be removed from the stacked TSV wafer comprising electronic article. The second adhesive can be removed in a variety of ways, including thermally and non-thermally (e.g. laser removal). Following removal of the second carrier wafer, the TSV wafer comprising electronic article can be singulated (e.g. sawed) to form a plurality of stacked IC die which can then be mounted onto a package substrate (e.g. organic substrate) as described below with respect to several example embodiments. [0025] FIGS. 2A-G show successive cross-sectional depictions associated with an example dual carrier FC method for forming TSV wafer comprising electronic articles, according to a disclosed embodiment. For simplicity, the conventional dielectric liner and the metal diffusion barrier layer that is present for TSVs having metal fillers such as copper are both not shown in the drawings provided herein. Moreover, as noted above, although disclosed embodiments may generally be described as being FC assembly methods, when the second IC die or wafer including second IC die mounted onto the thinned TSV wafer itself includes TSVs, the second die can be mounted top side/face up. [0026] After completing wafer Fab processing (e.g., passivation processing), a TSV wafer 202 having embedded TSVs 203 and a plurality of TSV die is shown in FIG. 2A. "FS" in the FIGS. corresponds to the front/top side of the die or wafer, while "BS" corresponds to the /bottom side of the die or wafer. As shown in FIG. 2B, a first carrier wafer 205 is mounted to a top side of the TSV wafer 202 using a first adhesive material 206 that has a first debonding temperature. FIG. 2C shows a depiction after thinning of the TSV wafer (e.g. backgrinding) to form a thinned TSV wafer 202' comprising TSVs 203 having exposed TSV tips 203(a). [0027] FIG. 2D shows a cross-sectional depiction after mounting a second carrier wafer 215 to the bottom side of the thinned TSV wafer 202' using a second adhesive material 207. As described above, the second adhesive material 207 has a second debonding temperature that is higher as compared to the first debonding temperature. FIG. 2E show a cross-sectional depiction after heating allowing removal of the first carrier wafer 205 from the thinned TSV wafer 202'. The second carrier wafer 215 remains attached to the thinned TSV wafer 202' by second adhesive 207. [0028] As described above, the second IC die can comprises one or more singulated IC die. In this embodiment, the stacked TSV wafer comprising electronic article formed comprises a die-TSV wafer stack. FIG. 2F shows a cross-sectional depiction after bonding singulated second IC die shown as Die 2 218 to the front side of a plurality of TSV Die formed on the top side of the thinned TSV wafer 202' to form a die-wafer stack. Die 2 218 is shown having a plurality of bonding conductors (bumps) 210 for FC jointing. Die 2 can be a semiconductor IC, MEMS device or MEMS comprising IC, or a passive device. [0029] As described above, the second IC die can also comprise a wafer that comprises a plurality of second IC die. In this embodiment the stacked TSV wafer comprising electronic article formed comprises a wafer-TSV wafer stack. FIG. 2G shows a cross-sectional depiction after bonding a wafer 261 comprising a plurality of second IC die shown as Die 2 218 to the front side of a plurality of TSV Die formed on the top side of the thinned TSV wafer 202' to form a wafer-TSV wafer stack. Die 2 218 is shown having a plurality of bonding conductors (bumps) 210 for FC jointing. As noted above, Die 2 218 can be a semiconductor IC, MEMS device or MEMS comprising IC, or a passive device. A curable dielectric film (CDF) 213 is shown between Die 2 218 in FIG. 2F and the FS of thinned TSV wafer 202' and between wafer 261 in FIG. 2G and the FS of thinned TSV wafer 202'. The CDF 213 allows compression bonding to simultaneously form joints as well as form an underfill material using a pressing force (pressure) sufficient to result in the bumps 210 for FC jointing on the Die 2 218 penetrating into the CDF layer 213 to form metallic joints between the bumps 210 and the bonding features on the FS of the TSV Die on the top side of the thinned TSV wafer 202', with a heat sufficient to result in the CDF 213 forming an underfill layer (e.g., cross-linking). [0030] Typical heat pressing conditions during compression bonding can comprise a temperature of 150-180 °C, force/area (pressure) during pressing of 35-133 Kgf/cm<sup>2</sup>, and a pressing time between 100-180 sec. Accordingly, in this embodiment a conventional underfill process, such as capillary underfill or a non-conductive paste (NCP) process, is unnecessary. The CDF 213 can be applied (e.g., laminated) to the top/front side (FS) of the Die 2 218. The CDF material prior to curing generally provides a low melt viscosity, such as lower than 500 to 1,000 Pascal-second (Pa•s), and fast curability, such as a 30 second cure time for a temperature of at least 180 °C. The CDF 213 can include an optional filler, with the wt. % of the filler in one embodiment based on matching the coefficient of thermal expansion (CTE) of the CDF to the CTE of the lamination area surface. The thickness of the CDF 213 is generally calculated to fill nominal underfill gap area with an additional thickness amount to reflect a manufacturability margin. For example, if the underfill gap is $10~\mu m$ , the thickness of the CDF can be from 15 to $20~\mu m$ . The CDF material can include flux. As known in the art, a flux refers to a chemically- or physically-active formulation capable of cleaning oxides and enabling wetting of metals (e.g., copper) with solder. Flux is generally included in the CDF when the bonding conductors include highly oxidizable metals, such as copper. Metallic joints are not formed at this step. As described below, the CDF enables heat pressing to form an underfill layer and provides bonding in a single assembly step. [0032] FIGS. 3A-H show successive cross section depictions associated with example mold-free assembly flows for forming singulated die stacks from a die-wafer stack, and then bonding the singulated die stack to a package substrate, according to a disclosed embodiment. The package substrate can comprise an organic or ceramic printed circuit board (PCB), for example. FIG. 3A shows a cross-sectional depiction depicting the removal of the second carrier wafer 215 from the die-wafer stack shown in FIG. 2F. FIG. 3B shows a cross-sectional depiction depicting the mounting of the carrier waferless die-wafer stack onto a dicing film 315. [0033] FIGS. 3C-E depict a mold-free capillary underfill flow assembly option. FIG. 3C depicts the result following wafer sawing the die-wafer stack shown in FIG. 3B to provide a plurality of singulated stacked die. FIG. 3D depicts mounting singulated stacked die onto a package substrate 301 that includes pads 302 using a process comprising TC bonding or mass reflow. FIG. 3E depicts the resulting structure after capillary underfill to dispose underfill 313 in the gap region between the bottom of the singulated stacked die and the surface of the substrate 301. [0034] FIGS. 3F-H depict a mold-free pre-applied underfill assembly option. FIG. 3F depicts placing a CDF film 321 between the die-wafer stack shown in FIG. 2F and a dicing film 315. FIG. 3G depicts wafer a singulated stacked die provided following sawing the die-wafer stack shown in FIG. 3F. FIG. 3H depicts the resulting structure after placing of singulated stacked die on a package substrate and compression bonding that results in bonding of the singulated stacked die to pads on the package substrate and also the formation of an underfill material from the CDF 321 between the singulated stacked die and the package substrate. [0035] FIGS. 4A-I show successive cross section depictions associated with example mold comprising assembly flows for forming singulated die stacks from a die-wafer stack, and then bonding the singulated die stack to a package substrate, according to a disclosed embodiment. FIG. 4A shows a depiction after application of a mold material 410 to the die-wafer stack shown in FIG. 2F. FIG. 4B shows a cross-sectional depiction depicting the removal of the second carrier wafer 215 from the die-wafer stack. FIG. 4C depicts mounting the molded die-wafer stack TSV tip 203(a) side up on a dicing film 315. [0036] FIGS. 4D-E depict a mold comprising capillary underfill flow assembly option. FIG. 4D depicts the result following wafer sawing the molded die-wafer stack shown in FIG. 4C to provide a plurality of mold comprising singulated stacked die. FIG. 4E depicts mounting the mold comprising singulated stacked die onto a package substrate 301 that includes pads 302 using a process comprising TC bonding or mass reflow. FIG. 4F depicts the resulting structure after capillary underfill to dispose underfill 313 in the gap region between the bottom of the singulated stacked die and the surface of the substrate 301. [0037] FIGS. 4G-I depict a mold-free pre-applied underfill assembly option. FIG. 4G depicts the structure after placing a CDF film 321 on the TSV tip side of molded die-wafer stack and mounting of the molded wafer stack TSV tip side up on a dicing film 315. FIG. 4H depicts a molded singulated stacked die provided following sawing the molded die-wafer stack on the dicing film 315 shown in FIG. 4G. FIG. 4I depicts the resulting structure after placing of molded singulated stacked die on a package substrate and compression bonding that results in bonding of the singulated stacked die to pads 302 on the package substrate 301 and also the formation of an underfill material from the CDF 321 between the molded singulated stacked die and the package substrate 301. [0038] As described above, although protruding TSV tips 203(a) are shown above, in other embodiments of the invention the TSVs 209 are electrically accessible from the bottom side of the TSV wafer, but do not protrude from the bottom side of the wafer, such as when an RDL is included. #### **EXAMPLES** [0039] Embodiments of the invention are further illustrated by the following specific Examples, which should not be construed as limiting the scope or content of embodiments of the invention in any way. [0040] FIG. 5 is a graph of viscosity vs. temperature (°C) for three different example adhesive materials that can generally be used as the bonding adhesives described herein. Adhesive A can be used for the lower debonding temperature adhesive, and adhesives B or C for the higher debonding temperature adhesive. Softening temperature as used herein refers to the temperature at which the viscosity is the minimum viscosity required to stand against debonding, such at least 200 Pa·S. Curve A is the viscosity curve for the Brewer Science WaferBOND<sup>TM</sup> HT-10.10 coating manufactured by Brewer Science, Inc., Springfield, MO. Curves B and C provide other viscosity curves for other materials that provide a higher debonding temp as compared to that shown in Curve A. [0041] One example higher debonding temperature adhesive is from Sumitomo 3M, which is a UV-curing adhesive. The UV-curing liquid adhesive can be used analogous to HT10.10 for carrier wafer attachment. With this UV-curing adhesive is possible to remove from the glass or other carrier by laser exposing to form small bubbles on the boundary to the glass, followed by removal from the wafer by removal tape. Sumitomo 3M is manufactured by Sumitomo 3M Ltd. has heat proof capability against debonding of about 250 °C as shown for curves B and C in FIG. 5. In an example sequence, the higher debonding temperature second adhesive is added to a TSV wafer having the lower bonding temperature adhesive on the other side, analogous to that shown in FIG. 2D. The second adhesive is then UV cured. The first adhesive is then selectively removed, such as around 200 °C for the first adhesive HT10.10, while leaving the second carrier wafer attached by the second adhesive. After die attach to the TSV wafer to form a die-wafer stack, laser exposing can be used for forming bubbles to remove the glass carrier and the UV cured material from die-wafer stack prior to singulation of the die-wafer stack to form singulated stacked die. [0043] Embodiments of the invention can be integrated into a variety of process flows to form a variety of devices and related products. The semiconductor substrates may include various elements therein and/or layers thereon. These can include barrier layers, other dielectric layers, device structures, active elements and passive elements including source regions, drain regions, bit lines, bases, emitters, collectors, conductive lines, conductive vias, etc. Moreover, embodiments of the invention can be used in a variety of processes including bipolar, CMOS, BiCMOS and MEMS. [0044] Embodiments having different combinations of one or more of the features or steps described in the context of example embodiments having all or just some of such features or steps are intended to be covered hereby. Those skilled in the art will appreciate that many other embodiments and variations are also possible within the scope of the claimed invention. #### **CLAIMS** What is claimed is: 1. A method of forming stacked electronic articles, comprising: mounting a first carrier wafer to a top side of a through substrate via (TSV) wafer including TSV die using a first adhesive material that has a first debonding temperature; thinning said TSV wafer from a bottom side of said TSV wafer to form a thinned TSV wafer, wherein said thinning includes exposing embedded TSV tips on said TSV wafer to form exposed TSV tips; mounting a second carrier wafer to said bottom side using a second adhesive material, wherein said second adhesive material has a second debonding temperature that is higher as compared to said first debonding temperature; heating said thinned TSV wafer to a temperature above said first debonding temperature to remove said first carrier wafer from said thinned TSV wafer; and bonding at least a second IC die onto said TSV die on said top side of said thinned TSV wafer to form a stacked TSV wafer comprising electronic article. - 2. The method of claim 1, wherein said first adhesive material and said second adhesive material both comprise thermoplastics. - 3. The method of claim 1, wherein said exposed TSV tips are protruding TSV tips that protrude at least 5 $\mu$ m from a bottom side of said thinned TSV wafer. - 4. The method of claim 1, further comprising providing a curable dielectric film (CDF) between said second IC die and said top side of said TSV wafer; and wherein said bonding said second IC die comprises a heat pressing process that provides compression molding to form underfill from said CDF and jointing to bond said second IC die to form said stacked TSV wafer comprising electronic article in a single process step. - 5. The method of claim 1, wherein said forming said stacked TSV wafer comprising electronic article further comprises underfilling with an underfill material or a non-conductive paste (NCP) after said bonding of said second IC die. - 6. The method of claim 4, wherein said bonding said second IC die comprises flip chip bonding. - 7. The method of claim 4, wherein said second IC die comprise a plurality of TSVs, and wherein said bonding said second IC die comprises face-up bonding of said second IC die. - 8. The method of claim 1, further comprising: removing said second carrier wafer from said stacked TSV wafer comprising electronic article; and sawing said stacked TSV wafer comprising electronic article to form a plurality of singulated stacked IC die. 9. The method of claim 8, further comprising: bonding at least one of said plurality of singulated stacked IC die to a package substrate having land pads thereon, and capillary underfilling with an underfill material or a non-conductive paste (NCP). 10. The method of claim 8, wherein said exposed TSV tips are protruding TSV tips that protrude at least 5 μm from said bottom side of said thinned TSV wafer, further comprising: providing a curable dielectric film (CDF) on said protruding TSV tips before said sawing, placing at least one of said plurality of singulated stacked IC die on a package substrate having land pads thereon, and bonding comprising a heat pressing process that provides compression molding to form underfill from said CDF and jointing to bond said protruding TSV tips of said singulated stacked IC die to said land pads of said package substrate in a single process step. #### 11. The method of claim 1, further comprising: forming a mold layer comprising overmolding a mold material to cover said second IC die after said bonding said second IC die; removing said second carrier wafer from said stacked TSV wafer comprising electronic article, and sawing said stacked TSV wafer comprising electronic article to form a plurality of singulated stacked IC die. - 12. The method of claim 11, further comprising bonding at least one of said plurality of singulated stacked IC die to a package substrate having land pads thereon and then capillary underfilling with an underfill material or a non-conductive paste (NCP). - 13. The method of claim 11, wherein said exposed TSV tips are protruding TSV tips that protrude at least 5 μm from said bottom side of said thinned TSV wafer, further comprising: providing a curable dielectric film (CDF) on said protruding TSV tips before said wafer sawing, placing at least one of said plurality of singulated stacked IC die on a package substrate having land pads thereon, and a second bonding comprising a heat pressing process that provides compression molding to form underfill from said CDF and jointing to bond said protruding TSV tips to said land pads of a package substrate in a single process step. FIG. 2A FIG. 2B FIG. 2D FIG. 2E FIG. 2F FIG. 2G ### 5/10 FIG. 3D FIG. 3E FIG. 3H FIG. 4A 8/10 FIG. 4E FIG. 4F FIG. 4H FIG. 4I FIG. 5