.booted memory device includes a first electrode, a memristor coupled in electrical series with the first electrode, a second electrode coupled in electrical series with the memristor, a selector coupled in electrical series with the second electrode, and a third electrode coupled in electrical series with the selector. The memristor includes oxygen or nitrogen elements. The selector includes a composite dielectric material of a first dielectric material, a second dielectric material that is different from the first dielectric material, and a dopant material including a cation having a migration rate faster than the oxygen or the nitrogen elements of the memristor. The first dielectric material and the second dielectric material are present in a ratio ranging from 1:9 to 9:1, and a concentration of the dopant material in the composite dielectric material ranges from about 1% up to 50%.
RESISTIVE MEMORY DEVICES AND ARRAYS

BACKGROUND

[0001] An electronic device may incorporate a selector in order to aid in controlling the electrical properties of the device. In an example device, a selector may be combined with a memristor to form a resistive memory device at each cross-point in a crossbar array of resistive memory devices. Memristors are devices that can be programmed to different resistive states by applying a programming energy, such as a voltage. Large crossbar arrays of memory devices can be used in a variety of applications, including random access memory, non-volatile solid state memory, programmable logic, signal processing control systems, pattern recognition, and other applications.

BRIEF DESCRIPTION OF THE DRAWINGS

[0002] Features and advantages of examples of the present disclosure will become apparent by reference to the following detailed description and drawings, in which like reference numerals correspond to similar, though perhaps not identical, components. For the sake of brevity, reference numerals or features having a previously described function may or may not be described in connection with other drawings in which they appear.

[0003] Fig. 1 is a flow diagram illustrating an example method for manufacturing an example of a resistive memory device;

[0004] Fig. 2 is a semi-schematic, perspective view of an example of a resistive memory device disclosed herein;
Fig. 3 is a semi-schematic, perspective view of another example of a resistive memory device disclosed herein;
Fig. 4 is a semi-schematic, perspective view of an example of a resistive memory array disclosed herein;
Fig. 5 is a graph illustrating two consecutive I-V loops for an example of a selector disclosed herein; and
Fig. 6 is a graph illustrating two consecutive I-V loops for a comparative example of a selector.

DETAILED DESCRIPTION

Memristors are devices that may be used as components in a wide range of electronic circuits, such as memory devices, switches, radio frequency circuits, and logic circuits and systems. When used as a basis for a memory device, the memristor may be used to store bits of information, e.g., 1 or 0. The resistance of a memristor may be changed by applying an electrical stimulus, such as a voltage or a current, through the memristor. Generally, at least one channel may be formed that is capable of being switched between two states—one in which the channel forms an electrically conductive path ("ON") and one in which the channel forms a less conductive path ("OFF"). Several memory devices may be incorporated together into a crossbar array of memory devices.

In the examples disclosed herein, a selector is coupled in series with the memristor to form a working integrated cell/device. The selector is formed of a cation doped composite dielectric material. The composition of the cation doped composite dielectric material contains a certain ratio of two different dielectric materials as well as a certain concentration of the cation dopant. The composition of the cation doped composite dielectric material may be altered in order to tune a threshold/switching voltage of the selector to correspond with a threshold/switching voltage of the memristor. By "correspond with," it is meant that the threshold/switching voltage of the selector is higher than the memristor's read voltage and lower than the memristor's write voltage, and thus is optimized to work well with the
threshold/switching voltage of the memristor. As such, when the memristor is being read, the selector has a high resistance, and when the memristor is being written to, the selector has a low resistance. In an example, the threshold/switching voltage of the selector corresponds with the threshold/switching voltage of the memristor when the threshold/switching voltage of the selector is at least 0.1 V higher than the memristor's read voltage and at least 0.1 V lower than the memristor's write voltage. Together the selector disclosed herein and the memristor increase the current-voltage nonlinearity of the cell/device.

[0011] In addition, the selector is volatile while the memristor is non-volatile. As such, the memristor can be switched to a particular state (for example, the ON state), upon application of a voltage at or above the threshold voltage, and then remains in that state until the application of the opposite voltage. In contrast, the selector switches between the ON and OFF states, respectively, upon application of a voltage at or above the threshold voltage and removal of the threshold voltage. The volatility of the selector and its ability to readily move into the OFF or ground state when the voltage is reduced or removed allows for electrical isolation of the memristor from its neighbors in a crossbar array. The behavior of the selector is due, in part, to the cation dopant that is present. The cation dopant is selected so that it has a faster migration rate than the oxygen or nitrogen elements (e.g., ions, vacancies, etc.) present in the memristor. The quick diffusing cation dopants of the selector enable conducting channels to readily form within the selector upon exposure to the threshold voltage (switching to the ON state) and to readily dissolve/dissipate when the voltage is removed (switching to the OFF state).

[0012] A method for manufacturing an example of the resistive memory device is disclosed herein. An example of this method 100 is shown in Fig. 1. The method involves coupling components together. In the examples disclosed herein, coupling may mean forming an electrically-conducting connection between the components. For example, coupling in step 204 of the method 100 may include electrically connecting the second electrode with the selector. In the examples disclosed herein, the electrical connections are in series, and as such, the
components are electrically connected along a single path so that the same current flows through all of the components. While the components may be in series, they may or may not be in direct contact with one another and the order of the components may vary. For example, the memristor may be formed adjacent to the top conductor while the selector is formed adjacent to the bottom conductor of the device. In this example, the memristor and the bottom conductor are in series, but are not in direct contact with one another.

[0013] The method 100 will be discussed in reference to Figs. 1, 2 and 3. Figs. 2 and 3 illustrate two examples of the resistive memory device 10, 10' that may be formed using the method 100.

[0014] At reference numeral 102 in Fig. 1, and in both Figs. 2 and 3, the selector 12 is formed on a first electrode 14. The first electrode 14 may be provided or fabricated using any suitable technique, such as lithography (e.g., photolithography, electron beam lithography, imprint lithography, etc.), thermal or e-beam evaporation, sputtering, atomic layer deposition (ALD), or the like.

Example materials for the first electrode 14 include Pt, Ta, Hf, Zr, Al, Co, Ni, Fe, Nb, Mo, W, Cu, Ti, TiN, TaN, Ta₂N, WN₂, NbN, MoN, TiSi₂, TiSi, Ti₅Si₃, TaSi₂, WSi₂, NbSi₂, V₃Si, electrically doped polycrystalline Si, electrically doped polycrystalline Ge, and combinations thereof. Although the electrode 14 is shown with a rectangular cross-section, it is to be understood that the electrode 14 may also have a trapezoidal, a circular, an elliptical, or another more complex cross-section. The electrode 14 may also have many different widths or diameters and aspect ratios or eccentricities. As shown in Fig. 2, the electrode 14 may be the bottom electrode/conductor 24 which functions as one of the lines of a crossbar array. As shown in Fig. 3, the electrode 14 may be used to electrically connect the selector 12 to another bottom electrode/conductor 24 which functions as one of the lines of the crossbar array.

[0015] The selector 12 may be formed directly on the electrode 14. Techniques for forming the selector 12 will be discussed further hereinbelow.
[001 6] The selector 12 disclosed herein is made of the cation doped composite dielectric material (also referred to herein as the composite dielectric material). The doped composite dielectric material includes a mixture of a first dielectric material and a second dielectric material that is different from the first dielectric material (referred to as the other or the denser dielectric material), and a dopant material that includes a cation having a migration rate that is faster than the migration rate of oxygen or nitrogen element(s) present in the memristor 18. In some instances, the selector 14 consists of these materials (i.e., no other materials are included).

[001 7] The first dielectric material may be a dielectric material having a suitable dielectric constant (relative permeability), dielectric strength, and dielectric loss (dissipation factor). A lower dielectric constant, a higher dielectric strength, and a lower dielectric loss may be suitable for the first dielectric material. As examples, the dielectric constant may be less than 10, the dielectric strength may be about $1 \times 10^7$ V/cm (1 V/nm), and the dielectric loss may range from about 0.1% to about 1%. Examples of the first dielectric material include SiO$_2$ (dielectric constant of 4) and SiN$_x$ (e.g., Si$_3$N$_4$ having a dielectric constant of 7, or some variation from stoichiometry).

[001 8] Any dielectric material that is different from the selected first dielectric material may be used as the second or other dielectric material in the composite dielectric material. In an example, the second dielectric material has similar properties as the first dielectric material. In an example, the second dielectric material is selected to be denser than the first dielectric material. Examples of the second dielectric material include Al$_2$O$_3$ (dielectric constant of 9), Ta$_2$O$_5$ and MgO.

[001 9] As previously mentioned, the dopant material in the composite dielectric material is an oxide that includes a cation having a migration rate that is faster than the migration rate of the oxygen or the nitrogen element(s) of the memristor 18. Examples of the cation in the oxide dopant material include Ag, Cu, Ni, Li, and Na. As such, an example of the dopant material includes AgO$_x$ (where $x = 0.5$ at
stoichiometry). It is to be understood that AgO or other example dopants may vary from stoichiometry.

[0020] The composition of the composite dielectric material may be altered in order to tune the threshold/switching voltage of the selector 12 to correspond with the threshold/switching voltage of the memristor 18 that is to be used in the device 10, 10'. In an example of the composite dielectric material, the ratio of the first dielectric material to the second dielectric material ranges from 1:9 to 9:1, and a concentration of the dopant material in the composite dielectric material ranges from about 1% up to 50%. An example composite dielectric material includes SiO$_2$ as the first dielectric material, AI$_2$O$_3$ as the second dielectric material, and AgO as the dopant material. In this example, the SiO$_2$ and AI$_2$O$_3$ may be present in a 1:1 ratio, and the concentration of AgO may be about 25%. This example composite dielectric material has a threshold voltage ranging from about 1V to about 2 V and a switching speed greater than 10 μs.

[0021] The selector 12 may be formed by co-sputtering or co-evaporating all three of the materials to be included in the composite dielectric material on the electrode 14. As examples, the selector 12 may be formed through a DC pulsed or RF co-sputtering from a physical vapor deposition (PVD) system. In one example of sputtering, targets of each of the first dielectric material and the second dielectric material are used. In this example, the composite dielectric is deposited through the combination of the two targets with Ar/O$_2$ plasma. The ratio may be controlled by the location of each target and/or by the power allocation to each target (which will impact the deposition speed of each target). In this example, the dopant material target is also present. In another example of sputtering, a compound target having the fixed composition of the first dielectric material, the second dielectric material, and the dopant material may be used.

[0022] In an example of evaporation, source materials for the first dielectric material, the second dielectric material, and the dopant material are evaporated in a vacuum.
The sputtering or evaporation parameters are controlled to form the composite dielectric material with the selected composition. For example, the dielectric mixture and dopant levels may be controlled by adjusting the sputtering rates of each material to match a target ratio and dopant concentration. Depending on the adjustments available in a given sputtering system, sputtering rates can be affected by modifying substrate table height, gas mixture, and power allotment to each target. Using ON/OFF intervals for the dopant material allows lower doping levels once sputter rate adjustments have been exhausted. As example parameters, the substrate table height may range from about 30 mm to about 65 mm, the O2 flow may range from about 5% to about 47%, and the power may vary depending upon the materials used. For example, the power for sputtering SiO2 may range from about 180 W to about 450 W, the power for sputtering Al2O3 may range from about 365 W to about 475 W, and the power for sputtering Ag may range from about 25 W to about 50 W. The table below illustrates a few more specific examples.

<table>
<thead>
<tr>
<th>Composite Dielectric Material</th>
<th>Parameters</th>
</tr>
</thead>
<tbody>
<tr>
<td>5% AgOx and 95% 1:1 SiO2:Al2O3</td>
<td>Co-sputter SiO2 at 200 W, Al2O3 at 365 W and Ag at 50 W for 2 seconds ON every 30 seconds</td>
</tr>
<tr>
<td>8% AgOx and 92% 1:1 SiO2:Al2O3</td>
<td>Co-sputter SiO2 at 200 W, Al2O3 at 365 W and Ag at 50 W for 3 seconds ON every 29 seconds</td>
</tr>
</tbody>
</table>

The selector 12 may also be formed by sequentially depositing the first dielectric material, the second dielectric material, and the dopant material. This type of deposition may take place in cycles, and during each cycle, monolayers of the first dielectric material, the second dielectric material, and the dopant material are deposited.
The selector 12 may be formed to have a suitable thickness. In an example, the thickness ranges from about 2 nm to about 100 nm. In another example, the thickness is about 15 nm. It is to be understood that the sputtering or evaporation parameters (e.g., deposition time, etc.) may be controlled to achieve a suitable thickness for the selector 12.

At reference numeral 104 in the method 100 shown in Fig. 1, the selector 12 is coupled with another electrode 16 (e.g., a second electrode or middle electrode). The electrode 16 may be formed of any of the materials set forth herein for the electrode 14. The electrode 16 may be a pre-formed electrode that is positioned on the selector 12, or the material that is to form the electrode 16 may be deposited on the selector 12.

In the final devices 10, 10', the electrode 16 is positioned between the selector 12 and the memristor 18, and thus electrically couples the two components 12, 18.

At reference numeral 106 in the method 100 shown in Fig. 1, the memristor 18 is coupled with the electrode 16. The memristor 18 is made of a switching material whose resistance changes with an applied voltage across or through the memristor 18. As briefly discussed herein, the memristor 18 may "memorize" its last resistance, at least until an opposite voltage is applied.

In the examples disclosed herein, the memristor 18 may be based on a variety of materials including oxygen element(s) and/or nitrogen element(s). As used herein, the oxygen elements may be oxygen ions and/or vacancies and/or the nitrogen elements may be nitrogen ions and/or vacancies. The migration of the ions is via a vacancy mechanism. As examples, the memristor 18 may include an oxygen or nitrogen deficient portion that creates oxygen or nitrogen vacancies. When oxygen or nitrogen ions are removed from portion(s) of memristor 18 while it maintains the crystalline lattice intact, the spaces the oxygen ions or nitrogen ions formerly occupied are called oxygen vacancies or nitrogen vacancies, respectively. These vacancies may be formed, and may form a conductive channel, when the
threshold voltage of the memristor 18 is applied. As an example, the migration of oxygen ions may be within nanoseconds.

[0030] The memristor 18 may be oxide-based, meaning that at least a portion of the memristor 18 is formed from an oxide-containing material. The memristor 18 may also be nitride-based, meaning that at least a portion of the memristor 18 is formed from a nitride-containing composition. Furthermore, the memristor 18 may be oxy-nitride based, meaning that a portion of the memristor 18 is formed from an oxide-containing material and that a portion of the memristor 18 is formed from a nitride-containing material. In some examples, the memristor 18 may be formed based on tantalum oxide (TaO$_x$) or hafnium oxide (HfO$_x$) compositions. Other example materials for the memristor 18 may include titanium oxide, yttrium oxide, niobium oxide, zirconium oxide, aluminum oxide, calcium oxide, magnesium oxide, dysprosium oxide, lanthanum oxide, silicon dioxide, or other like oxides. Further examples include nitrides, such as aluminum nitride, gallium nitride, tantalum nitride, and silicon nitride.

[0031] In addition, it is to be understood that other functioning memristors may be employed in the examples disclosed herein, as long as they include oxygen and/or nitrogen. For example, the memristor portion 18 of the device 10, 10' may have multiple layers that include additional electrodes/conductors.

[0032] Referring now specifically to Fig. 2, the selector 12, electrode 16, and memristor 18 are to be positioned within a junction 22 between two crossing electrodes 14, 24 and 20, 26. As shown in Fig. 2, the electrode 20 may be the top electrode/conductor 26, which functions as one of the lines of a crossbar array.

[0033] Prior to coupling the top electrode 20, 26 (as shown in Fig. 2), the stack of materials 12, 16, and 18 to be positioned at the junction 22 may be patterned to the size of the junction 22. In the example shown in Fig. 2, it is to be understood that after initial formation, the stack of materials 12, 16, and 18 may extend across electrode 14, 24, and thus may extend beyond the junction 22 to be formed between addressing electrodes 14, 24 and 20, 26. This may occur, for example, when the stack of materials 12, 16, and 18 are blanket deposited. In these
instances, the entire stack of materials 12, 16, and 18 may be patterned to the shape of the junction 22. Patterning may be accomplished using masking (e.g., using a Cr etch mask) and etching, or some other suitable selective removal technique. A single etchant or multiple etchants may be used that is/are capable of removing portions of each layer of the stack that is present outside of the junction 22.

[0034] In an example, after the stack 12, 16, and 18 is etched and positioned at the junction, junction (i.e., bit) isolation may be accomplished. Junction isolation may be accomplished by depositing an insulating dielectric material on exposed surfaces of the electrode 14, 24 (or on the surface of an underlying substrate (not shown) so that the insulating dielectric material(s) partially or completely surround the stack 12, 16, and 18.

[0035] Suitable deposition techniques for the insulating dielectric material(s) include physical and chemical techniques, including evaporation from a heated source, such as a filament or a Knudsen cell, electron beam (i.e., e-beam) evaporation from a crucible, sputtering from a target, other forms of evaporation, chemical vapor deposition (CVD), physical vapor deposition (PVD), molecular beam deposition, atomic layer deposition (ALD), pulse laser deposition, or various other forms of chemical vapor or beam growth from reactive precursors. Appropriate deposition or growth conditions, such as speed and temperature, may be selected to achieve the desirable chemical composition and local atomic structure desired for the insulating dielectric material(s).

[0036] Examples of suitable materials for the insulating dielectric material include silicon dioxide (SiO2), silicon nitride (Si3N4), spin-on-glass, or aluminum oxide (Al2O3).

[0037] To form the device 10 in Fig. 2, the memristor 18 is coupled with the other electrode 20 (e.g., a third electrode). This step is shown at reference numeral 108 in the method 100 of Fig. 1. The electrode 20 may be formed of any of the materials set forth herein for the electrode 14. In this example, the electrode 20 is the top electrode/conductor 26, which functions as one of the lines of a crossbar.
array. The electrode 20, 26 may be a pre-formed electrode that is positioned on the memristor 18 at some non-zero angle with respect to the electrode 14, 24. The non-zero angle positioning prevents shorting of the resulting device(s)/cell(s) 10, for example, when multiple devices/cells 10 are formed on a single electrode 14, 24 in the crossbar array configuration.

[0038] In the device 10' shown in Fig. 3, the memristor 18 is also coupled with the other electrode 20' (e.g., the third electrode). The electrode 20' may be formed of any of the materials set forth herein for the electrode 14. In this example, the electrode 20' may be a pre-formed electrode that is positioned on the memristor 18, or the material that is to form the electrode 20' may be deposited on the memristor 18. However, in this example device 10', the electrode 20' is not the top electrode/conductor 26. Rather, in this example device 10', a separate top electrode/conductor 26' is included which can function as one of the lines of a crossbar array.

[0039] As such, in the device 10', the electrode 14, the selector 12, the electrode 16, the memristor 18, and the electrode 20' are to be positioned within the junction 22 between two crossing electrodes 24 and 26'. However, prior to coupling the top electrode 26' with the electrode 20', the stack of materials 14, 12, 16, 18, and 20' to be positioned at the junction 22 may be patterned to the size of the junction 22. In the example shown in Fig. 3, it is to be understood that after initial formation, the stack of materials 14, 12, 16, 18, and 20' may extend across electrode 24, and thus may extend beyond the junction 22 to be formed between addressing electrodes 24 and 26'. In these instances, the entire stack of materials 14, 12, 16, 18, and 20' may be patterned to the shape of the junction 22.

[0040] Patterning may be accomplished using masking and etching, or some other suitable selective removal technique. A single etchant or multiple etchants may be used that is/are capable of removing portions of each layer of the stack that is present outside of the junction 22. In this example, an insulating dielectric material may also be deposited to at least partially surround the stack of materials 14, 12, 16, 18, and 20' positioned at the junction 22.
For the device 10', the electrode 20' is coupled with the top electrode 26'. The electrode 26' may be formed of any of the materials set forth herein for the electrode 14. The electrode 26' may be a pre-formed electrode that is positioned on the electrode 20' at some non-zero angle with respect to the bottom electrode 24. The non-zero angle positioning prevents shorting of the resulting device(s)/cell(s) 10', for example, when multiple devices/cells 10' are formed on a single electrode 24 in the crossbar array configuration.

In yet another example, the device 10' may also be formed without electrode 14 or electrode 20'.

In addition, it is to be understood that each of the electrodes (i.e., 14; 14, 24; 16; 20, 26; 20', and 26') may be a single layer or multiple layers of conductive materials, and may be symmetric or asymmetric. As an example, a bottom electrode 14, 24 may be TiN and a top electrode 20, 26 may include one layer of TiN and another layer of a different electrode material.

The devices 10, 10' may be incorporated into a resistive memory array. An example resistive memory array 30 including a plurality of the devices 10' is shown in Fig. 4. In the example shown in Fig. 4, the array 30 includes four of the resistive memory devices 10', namely 10'R1C2, 10'R2C2, 10'R1C1, and 10'R2C1. Generally, the array 30 is an array of switches (i.e., devices, cells, etc.) with two outer sets of conductors/electrodes forming respective rows R1, R2 and columns C1, C2 that are used to target/select the different resistive memory devices 10'R1C2, 10'R2C2, 10'R1C1, and 10'R2C1. The electrodes 24, 24' in the set of parallel bottom conductors/electrodes cross the electrodes 26', 26" in the set of parallel top conductors/electrodes at non-zero angles. In many instances, the two outer sets of conductors 24, 24' and 26', 26" are perpendicular to each other. However, the two outer sets of conductors 24, 24' and 26', 26" may be offset at any non-zero angle.

In the resistive memory array 30, a respective resistive memory device 10'R1C2, 10'R2C2, 10'R1C1, 10'R2C1 is formed at each pair of crossing conductors 24, 26' or 24', 26; 24, 26" or 24', 26". A junction $R_{1c}^2, R_{2c}^2, R_{1c}^1, R_{2c}^1$ is
located at respective cross-points of each pair of crossing conductors 24, 26" or 24', 26", or 24, 26', or 24', 26'.

[0046] A resistive stack is formed/positioned in each junction 22 R1c2, 22 R2c2, 22 R1c1, 22 R2c1. Each resistive stack 18 includes the selector 12 and the memristor 18, with the electrode 16 positioned therebetween. It is to be understood that in the devices 10, 10' and the array(s) 30 disclosed herein, the configuration of the materials 12 and 18 within the resistive stack may be switched, such that the memristor 18 is positioned near the bottom electrode 14, 24 or 24 and the selector 12 is positioned near the top electrode 20, 26 or 26'.

[0047] For the array 30, it is to be understood that the selector 12 and memristor 18 at each junction 22 R1c2, 22 R2c2, 22 R1c1, 22 R2c1 are both addressable after initial fabrication by virtue of the respective outer electrodes 24, 26" or 24', 26", or 24, 26', or 24', 26' in electrical contact with the selector 12 and memristor 18. For example, if the electrode 24 in row R1 and the electrode 26" in column C2 are addressed with an appropriate polarity and voltage (which is at or beyond the corresponding threshold voltages of the selector 12 and memristor 18), the device 10 R1c2 is activated so that the selector 12 is in the ON state and the memristor 18 portion is switched to either the ON state or the OFF state. For another example, if the electrode 24' in row R2 and the electrode 26' in column C1 are addressed with an appropriate polarity and voltage (which is at or beyond the corresponding threshold voltages of the selector 12 and memristor 18), the device 10 R2c1 is activated so that the selector 12 is in the ON state and the memristor 18 portion is switched to either the ON state or the OFF state. In the array 30, it is to be understood that when one or more individual devices 10 R1c2, 10 R2c2, 10 R1c1, 10 R2c1 is/are addressed/targeted, the selector 12 disclosed herein advantageously aids in isolating the selected memristor 18, and improving the nonlinearity and speed of the desired operation.

[0048] To further illustrate the present disclosure, an example is given herein. It is to be understood that this example is provided for illustrative purposes and is not to be construed as limiting the scope of the present disclosure.
EXAMPLE

[0049] An example selector and a comparative example selector were prepared.

[0050] The example selector included the composite dielectric material disclosed herein sandwiched between two TiN electrodes. The composite dielectric material included a mixed oxide of $\text{SiO}_2$ and $\text{Al}_2\text{O}_3$ in a 1:1 ratio doped with a concentration of $\text{AgO}_x$ of about 25%. The example selector was deposited, using co-sputtering, through the combination of an $\text{SiO}_2$ target and an $\text{Al}_2\text{O}_3$ target with $\text{Ar}/\text{O}_2$ plasma. During co-sputtering from the $\text{SiO}_2$ and $\text{Al}_2\text{O}_3$ targets, an Ag metal target was present. This target was turned on and off to a set power at a set interval to achieve the doping level.

[0051] The comparative example selector included a comparative dielectric material sandwiched between a TiN electrode and a layered TiN and Cr electrode. The comparative dielectric material included $\text{SiO}_2$ doped with a concentration of $\text{AgO}_x$ of about 25%. The comparative selector was deposited by sputtering from an $\text{SiO}_2$ target with $\text{Ar}/\text{O}_2$ plasma. During sputtering from the $\text{SiO}_2$ target, an Ag metal target was present. This target was turned on and off to a set power at a set interval to achieve the doping level.

[0052] Current-voltage loops were obtained for each of the example selector and comparative example selector. The results for the example selector are shown in Fig. 5 and the results for the comparative example selector are shown in Fig. 6. As shown in Fig. 6, the comparative example selector exhibited volatile threshold switching with relatively large nonlinearity, but the threshold voltage was extremely low (< 0.1V). In contrast, as shown in Fig. 5, the example selector exhibited volatile threshold switching with relatively large nonlinearity, and the threshold voltage was more suitable (> 1V) for being coupled with a memristor.

[0053] It is to be understood that the components of the examples disclosed herein may be positioned in a number of different orientations, and any directional...
terminology used in relation to the orientation of the components is used for purposes of illustration and is in no way limiting, unless specified otherwise. Directional terminology includes words such as "top," "bottom," "horizontal," "vertical," etc. As an example, any of the devices may be oriented with the electrodes 20, 20' as the bottom conductor, and the electrodes 14, 14' as the top conductors.

[0054] Reference throughout the specification to "one example", "another example", "an example", and so forth, means that a particular element (e.g., feature, structure, and/or characteristic) described in connection with the example is included in at least one example described herein, and may or may not be present in other examples. In addition, it is to be understood that the described elements for any example may be combined in any suitable manner in the various examples unless the context clearly dictates otherwise.

[0055] It is to be understood that the ranges provided herein include the stated range and any value or sub-range within the stated range. For example, a range of from about 1% up to 50% should be interpreted to include not only the explicitly recited limits of from about 1% up to 50%, but also to include individual values, such as 2.5%, 32%, 45.75%, etc., and sub-ranges, such as from about 10% to about 40%, from about 15% to about 47%, etc.

[0056] Furthermore, when "about" or "substantially" is utilized to describe a value, this is meant to encompass minor variations (up to +/- 10%) from the stated value.

[0057] In describing and claiming the examples disclosed herein, the singular forms "a", "an", and "the" include plural referents unless the context clearly dictates otherwise.

[0058] While several examples have been described in detail, it is to be understood that the disclosed examples may be modified. Therefore, the foregoing description is to be considered non-limiting.
What is claimed is:

1. A resistive memory device, comprising:
   a first electrode;
   a memristor coupled in electrical series with the first electrode, the memristor including oxygen or nitrogen elements;
   a second electrode coupled in electrical series with the memristor;
   a selector coupled in electrical series with the second electrode, the selector including a composite dielectric material of:
      a first dielectric material and a second dielectric material that is different from the first dielectric material present in a ratio ranging from 1:9 to 9:1; and
      a dopant material including a cation having a migration rate faster than the oxygen or the nitrogen elements of the memristor, wherein a concentration of the dopant material in the composite dielectric material ranges from about 1% up to 50%; and
   a third electrode coupled in electrical series with the selector.

2. The resistive memory device as defined in claim 1 wherein the ratio of the first dielectric material to the second dielectric material and the concentration of the dopant material render the selector with a switching voltage that corresponds with a switching voltage of the memristor.

3. The resistive memory device as defined in claim 1 wherein the first dielectric material is selected from the group consisting of SiO₂ and SiNx.

4. The resistive memory device as defined in claim 1 wherein the second dielectric material is selected from the group consisting of Al₂O₃, Ta₂O₅ and MgO.
5. The resistive memory device as defined in claim 1 wherein the dopant material is an oxide of the cation selected from the group consisting of Ag, Cu, Ni, Li, and Na.

6. The resistive memory device as defined in claim 1 wherein the first dielectric material is S1O2, the second material is Al2O3, and the dopant material is AgOx.

7. The resistive memory device as defined in claim 6 wherein the ratio of the first dielectric material to the second dielectric material is 1:1 and wherein the concentration of the dopant material is about 25%.

8. The resistive memory device as defined in claim 1 wherein the memristor has one of:

   - an oxide composition based on tantalum oxide, hafnium oxide, titanium oxide, yttrium oxide, niobium oxide, zirconium oxide, aluminum oxide, calcium oxide, magnesium oxide, dysprosium oxide, lanthanum oxide, or silicon dioxide; or
   - a nitrogen composition based on aluminum nitride, gallium nitride, tantalum nitride, or silicon nitride.

9. A resistive memory array, comprising:

   a bottom electrode;
   a first top electrode crossing the bottom electrode at a non-zero angle;
   a second top electrode electrically isolated from the first top electrode and crossing the bottom electrode at another non-zero angle;
   a first junction formed at a first cross-point of the bottom electrode and the first top electrode;
   a second junction formed at a second cross-point of the bottom electrode and the second top electrode;
a resistive stack positioned at each of the first and second junctions, the resistive stack including:
  
an memristor including oxygen or nitrogen elements; and
  
a selector in electrical series with the memristor, the selector
  
including a composite dielectric material of:
  
a first dielectric material and a second dielectric material that is different from the first dielectric material present in a ratio ranging from 1:9 to 9:1; and
  
a dopant material including a cation having a diffusion rate faster than the oxygen or the nitrogen of the memristor, wherein a concentration of the dopant material in the composite dielectric material ranges from about 1% up to 50%; and
  
respective first and second middle electrodes positioned between the memristor and the selector at each of the first and second junctions.

10. The resistive memory array as defined in claim 9 wherein the ratio of the first dielectric material to the second dielectric material and the concentration of the dopant material render the selector with a switching voltage that corresponds with a switching voltage of the memristor.

11. The resistive memory array as defined in claim 10 wherein:
the first dielectric material is SiO$_2$; 
the second dielectric material is Al$_2$O$_3$; 
the ratio of SiO$_2$ to Al$_2$O$_3$ is 1:1; 
the dopant material is AgO$_x$; 
the concentration of the AgO$_x$ is 25%; and 
the switching voltage of the selector ranges from 1V to 2V.

12. The resistive memory array as defined in claim 9 wherein:
the first dielectric material is selected from the group consisting of SiO$_2$ and SiN$_x$;
the second dielectric material is selected from the group consisting of Al$_2$O$_3$, Ta$_2$O$_5$ and MgO; and
the dopant material is an oxide of the cation selected from the group consisting of Ag, Cu, Ni, Li, and Na.

13. A method of manufacturing a resistive memory device, the method comprising:
   forming a selector on a first electrode, the selector including a composite dielectric material of:
   a first dielectric material and a second dielectric material that is different from the first dielectric material present in a ratio ranging from 1:9 to 9:1; and
   a dopant material including a cation having a migration rate faster than oxygen or nitrogen elements of a memristor of the resistive memory device, wherein a concentration of the dopant material in the composite dielectric material ranges from about 1% up to 50%;
   coupling a second electrode with the selector;
   coupling the memristor with the second electrode; and
   coupling a third electrode with the memristor.

14. The method as defined in claim 13 wherein the forming of the selector is accomplished by co-sputtering or co-evaporation of the first dielectric material, the second dielectric material, and the dopant material.

15. The method as defined in claim 13, further comprising adjusting the ratio of the first dielectric material to the second dielectric material, the dopant material concentration, or combinations thereof to render the selector with a switching voltage that corresponds with a switching voltage of the memristor.
FORMING A SELECTOR ON A FIRST ELECTRODE, THE SELECTOR INCLUDING A COMPOSITE DIELECTRIC MATERIAL OF A FIRST DIELECTRIC MATERIAL AND A SECOND DIELECTRIC MATERIAL THAT IS DIFFERENT FROM THE FIRST DIELECTRIC MATERIAL PRESENT IN A RATIO RANGING FROM 1:9 TO 9:1 AND A DOPANT MATERIAL INCLUDING A CATION HAVING A DIFFUSION RATE FASTER THAN OXYGEN OR NITROGEN ELEMENTS OF A MEMRISTOR OF THE RESISTIVE MEMORY DEVICE, WHEREIN A CONCENTRATION OF THE DOPANT MATERIAL IN THE COMPOSITE DIELECTRIC MATERIAL RANGES FROM ABOUT 1% UP TO 50%

COUPLING A SECOND ELECTRODE WITH THE SELECTOR

COUPLING THE MEMRISTOR WITH THE SECOND ELECTRODE

COUPLING A THIRD ELECTRODE WITH THE MEMRISTOR

FIG. 1

FIG. 2
**INTERNATIONAL SEARCH REPORT**

**International application No.**
PCT/US2015/013494

**A. CLASSIFICATION OF SUBJECT MATTER**

HOIL 27/115(2006.01)i, HOIL 21/8247(2006.01)i

According to International Patent Classification (IPC) or to both national classification and IPC

**B. FIELDS SEARCHED**

Minimum documentation searched (classification system followed by classification symbols)
HOIL 27/1 15; HOIL 29/000; G11C 1 1/02; HOIL 45/000; HOIL 21/06; G11C 11/00; HOIL 21/8247

Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched
Korean utility models and applications for utility models
Japanese utility models and applications for utility models

Electronic database consulted during the international search (name of database and, where practical, search terms used)
eKOMPASS(KIPO internal) & Keywords: memory, selector, dielectric, dopant

**C. DOCUMENTS CONSIDERED TO BE RELEVANT**

<table>
<thead>
<tr>
<th>Category</th>
<th>Citation of document, with indication, where appropriate, of the relevant passages</th>
<th>Relevant to claim No.</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>US 2013-0234091 Al (MICRON TECHNOLOGY INC.) 12 September 2013 See abstract, paragraphs [0022]-[0037] and figures 2A-4D.</td>
<td>1-15</td>
</tr>
<tr>
<td>A</td>
<td>US 2013-0322158 Al (MICRON TECHNOLOGY INC.) 05 December 2013 See abstract, paragraphs [0015]-[0092] and figures 1-6.</td>
<td>1-15</td>
</tr>
</tbody>
</table>

Further documents are listed in the continuation of Box C. See patent family annex.

Date of the actual completion of the international search 30 September 2015 (30.09.2015)

Date of mailing of the international search report 30 September 2015 (30.09.2015)

Name and mailing address of the ISA/KR
International Application Division
Korean Intellectual Property Office
189 Cheongna-ro, Seo-gu, Daegu Metropolitan City, 35208, Republic of Korea
Facsimile No. +82-42-472-7140

Authorized officer
CHOI, Sang Won

Telephone No. +82-42-481-8291

Form PCT/ISA/210 (second sheet) (January 2015)
<table>
<thead>
<tr>
<th>Patent document cited in search report</th>
<th>Publication date</th>
<th>Patent family member(s)</th>
<th>Publication date</th>
</tr>
</thead>
<tbody>
<tr>
<td>US 2012-0250395 Al</td>
<td>04/10/2012</td>
<td>EP 2509076 Al</td>
<td>10/10/2012</td>
</tr>
<tr>
<td></td>
<td></td>
<td>FR 2973554 Al</td>
<td>05/10/2012</td>
</tr>
<tr>
<td></td>
<td></td>
<td>FR 2973554 Bl</td>
<td>12/04/2013</td>
</tr>
<tr>
<td></td>
<td></td>
<td>US 8958234 B2</td>
<td>17/02/2015</td>
</tr>
<tr>
<td>US 2013-0234091 Al</td>
<td>12/09/2013</td>
<td>CN 102754234 A</td>
<td>24/10/2012</td>
</tr>
<tr>
<td></td>
<td></td>
<td>KR 10-1375434 Bl</td>
<td>17/03/2014</td>
</tr>
<tr>
<td></td>
<td></td>
<td>KR 10-2012-0109602 A</td>
<td>08/10/2012</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SG 182384 Al</td>
<td>30/08/2012</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TW 201143083 A</td>
<td>01/12/2011</td>
</tr>
<tr>
<td></td>
<td></td>
<td>JK 1494171 B</td>
<td>11/08/2014</td>
</tr>
<tr>
<td></td>
<td></td>
<td>US 2011-0165728 Al</td>
<td>07/07/2011</td>
</tr>
<tr>
<td></td>
<td></td>
<td>US 2012-0241911 Al</td>
<td>27/09/2012</td>
</tr>
<tr>
<td></td>
<td></td>
<td>US 2014-0166972 Al</td>
<td>19/06/2014</td>
</tr>
<tr>
<td></td>
<td></td>
<td>US 8198124 B2</td>
<td>12/06/2012</td>
</tr>
<tr>
<td></td>
<td></td>
<td>US 8415661 B2</td>
<td>09/04/2013</td>
</tr>
<tr>
<td></td>
<td></td>
<td>US 8686411 B2</td>
<td>01/04/2014</td>
</tr>
<tr>
<td></td>
<td></td>
<td>US 8853682 B2</td>
<td>07/10/2014</td>
</tr>
<tr>
<td></td>
<td></td>
<td>wO 2011-084482 Al</td>
<td>14/07/2011</td>
</tr>
<tr>
<td>US 2013-0322158 Al</td>
<td>05/12/2013</td>
<td>CN 102037561 A</td>
<td>27/04/2011</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CN 102037561 E</td>
<td>11/09/2013</td>
</tr>
<tr>
<td></td>
<td></td>
<td>EP 2279523 Al</td>
<td>02/02/2011</td>
</tr>
<tr>
<td></td>
<td></td>
<td>EP 2279523 A4</td>
<td>01/08/2012</td>
</tr>
<tr>
<td></td>
<td></td>
<td>KR 10-1242944 Bl</td>
<td>12/03/2013</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TW 201001696 A</td>
<td>01/01/2010</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TW 1424562 B</td>
<td>21/01/2014</td>
</tr>
<tr>
<td></td>
<td></td>
<td>US 8134194 B2</td>
<td>13/03/2012</td>
</tr>
<tr>
<td></td>
<td></td>
<td>US 8502991 B2</td>
<td>06/08/2013</td>
</tr>
<tr>
<td></td>
<td></td>
<td>US 8871574 B2</td>
<td>28/10/2014</td>
</tr>
<tr>
<td></td>
<td></td>
<td>wO 2009-142881 Al</td>
<td>26/11/2009</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CN 101971264 E</td>
<td>08/04/2015</td>
</tr>
<tr>
<td></td>
<td></td>
<td>KR 10-1473514 Bl</td>
<td>16/12/2014</td>
</tr>
<tr>
<td></td>
<td></td>
<td>KR 10-2011-0005804 A</td>
<td>19/01/2011</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TW 200945571 A</td>
<td>01/11/2009</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TW 1464871 B</td>
<td>11/12/2014</td>
</tr>
<tr>
<td></td>
<td></td>
<td>US 2013-0153849 Al</td>
<td>20/06/2013</td>
</tr>
<tr>
<td></td>
<td></td>
<td>US 7961507 B2</td>
<td>14/06/2011</td>
</tr>
<tr>
<td></td>
<td></td>
<td>US 8369139 B2</td>
<td>05/02/2013</td>
</tr>
<tr>
<td></td>
<td></td>
<td>US 8830738 B2</td>
<td>09/09/2014</td>
</tr>
<tr>
<td></td>
<td></td>
<td>wO 2009-114162 Al</td>
<td>17/09/2009</td>
</tr>
</tbody>
</table>

Form PCT/ISA/2 10 (patent family annex)  (January 2015)
<table>
<thead>
<tr>
<th>Patent document cited in search report</th>
<th>Publication date</th>
<th>Patent family member(s)</th>
<th>Publication date</th>
</tr>
</thead>
<tbody>
<tr>
<td>CN 101034732 B</td>
<td>01/06/2011</td>
<td></td>
<td></td>
</tr>
<tr>
<td>JP 5230955 B2</td>
<td>10/07/2013</td>
<td></td>
<td></td>
</tr>
<tr>
<td>KR 10-1176543 Bl</td>
<td>28/08/2012</td>
<td></td>
<td></td>
</tr>
<tr>
<td>US 8009454 B2</td>
<td>30/08/2011</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>