Title: APPARATUS AND METHOD FOR GAIN OF DRIVER AMPLIFIER EXPONENTIAL VARIABLE IN WIRELESS TRANSMITTER

Abstract: An apparatus and a method for exponentially controlling a gain of a driver amplifier to drive a power amplifier are provided. The driver amplifier includes a plurality of cascode amplifier segments, wherein when a plurality of candidate gain values of the driver amplifier is arranged, the candidate gain values form a geometric sequence. A unit cost can be reduced by halving an area occupied by the driver amplifier.
Description

Title of Invention: APPARATUS AND METHOD FOR GAIN OF DRIVER AMPLIFIER EXPONENTIAL VARIABLE IN WIRELESS TRANSMITTER

Technical Field

[1] The present invention relates to a variable amplifier for amplifying a Radio Frequency (RF) signal in a wireless transmitter. More particularly, the present invention relates to an apparatus and a method for exponentially controlling a gain of a driver amplifier to drive a power amplifier which provides a signal to an antenna stage.

Background Art

[2] A general wireless transmitter uses a power amplifier for emitting an RF signal via an antenna. For example, the power amplifier is disposed at the end of a receiver and sends a signal with high power via the antenna.

[3] However, such an amplifier structure is unable to obtain both a significant gain and a significant increase in power, and exhibits an increased performance only when focusing on either the gain or the power. More particularly, it is difficult for the power amplifier to produce a high power and satisfy a high gain at the same time. Yet, both high power and high gain are necessary for characteristics of the transmitter.

[4] Thus, a separate high-gain amplifier is used in a front end to drive the power amplifier. An amplifier at the end of the transmitter combines a Driver Amplifier (DA) and a Power Amplifier (PA).

[5] Typically, a structure of the DA is a set of cascode amplifiers to attain a variable gain. A cascode structure has good input/output isolation, high output impedance, and high gain. For example, for a variable gain interval of 6 dB, a unit cascode amplifier includes eight sets which increase by multiples of two, for example, 1, 2, 4, 8, 16, 32, 64, and 128, and only the cascode amplifier corresponding to the intended gain operates among the cascode amplifier sets.

[6] However, eight digital switches are required to control six gain modes, which adopt a 3-to-8 decoder. Since only one cascode amplifier operates and other cascode amplifier sets do not operate in one mode, this process is inefficient. For example, the area 256 times the smallest unit cascode amplifier size is required for the 8-step gain control, which increases a unit cost.

[7] In addition, scalability is greatly degraded. In some cases, a structure of the wireless transmitter may need more various gains. The control based on 3 dB or 1 dB, rather than 6 dB, is quite complicated and feasible only based on an approximate value, and thus its accuracy also degrades. When the control mode uses 16 steps or 32 steps, not 8
steps, a control switch exponentially increases as such and the area is two times the branch of a maximum gain. As a result, the inefficiency still remains.

Therefore, a need exists for an apparatus and a method for exponentially controlling a gain of a driver amplifier to drive a power amplifier which provides a signal to an antenna stage.

The above information is presented as background information only to assist with an understanding of the present disclosure. No determination has been made, and no assertion is made, as to whether any of the above might be applicable as prior art with regard to the present invention.

**Disclosure of Invention**

**Solution to Problem**

Aspects of the present invention are to address at least the above-mentioned problems and/or disadvantages and to provide at least the advantages described below. Accordingly, an aspect of the present invention is to provide a driver amplifier using gain control which linearly responds to a dB unit which is given on a log scale.

Another aspect of the present invention is to provide a control switch and a driver amplifier for setting a variable gain so that a user can intuitively perceive the variable gain using a control code.

Yet another aspect of the present invention is to provide a variable transistor circuit for exponentially increasing a gain as a control code increases.

According to one aspect of the present invention, a driver amplifier is provided. The driver amplifier includes a plurality of cascode amplifier segments. When a plurality of candidate gain values of the driver amplifier is arranged, the candidate gain values form a geometric sequence.

According to another aspect of the present invention, a transmitter is provided. The transmitter includes a Digital to Analog Converter (DAC) for converting a digital signal to an analog signal, a Low Pass Filter (LPF) for removing a high frequency noise from an analog output signal of the DAC and filtering only a low frequency signal, a mixer for converting the filtered analog signal to a transmit carrier frequency, a driver amplifier for controlling a gain of the converted analog signal, and a power amplifier for power-amplifying the analog signal of which the gain is controlled by the driver amplifier. The driver amplifier comprises a plurality of cascode amplifier segments. When a plurality of candidate gain values of the driver amplifier is arranged, the candidate gain values form a geometric sequence.

Other aspects, advantages, and salient features of the invention will become apparent to those skilled in the art from the following detailed description, which, taken in conjunction with the annexed drawings, discloses exemplary embodiments of the
invention.

**Brief Description of Drawings**

[16] The above and other aspects, features, and advantages of certain exemplary embodiments of the present invention will be more apparent from the following description taken in conjunction with the accompanying drawings, in which:

[17] FIG. 1 is a diagram of a wireless transmitter according to an exemplary embodiment of the present invention;

[18] FIG. 2 is a diagram of a driver amplifier according to an exemplary embodiment of the present invention; and

[19] FIG. 3 is a flowchart of a method for exponentially controlling a driver amplifier gain in a wireless transmitter according to an exemplary embodiment of the present invention.

[20] Throughout the drawings, like reference numerals will be understood to refer to like parts, components and structures.

**Best Mode for Carrying out the Invention**

[21] The following description with reference to the accompanying drawings is provided to assist in a comprehensive understanding of exemplary embodiments of the invention as defined by the claims and their equivalents. It includes various specific details to assist in that understanding but these are to be regarded as merely exemplary. Accordingly, those of ordinary skill in the art will recognize that various changes and modifications of the embodiments described herein can be made without departing from the scope and spirit of the invention. In addition, descriptions of well-known functions and constructions may be omitted for clarity and conciseness.

[22] The terms and words used in the following description and claims are not limited to the bibliographical meanings, but, are merely used by the inventor to enable a clear and consistent understanding of the invention. Accordingly, it should be apparent to those skilled in the art that the following description of exemplary embodiments of the present invention is provided for illustration purpose only and not for the purpose of limiting the invention as defined by the appended claims and their equivalents.

[23] It is to be understood that the singular forms "a," "an," and "the" include plural referents unless the context clearly dictates otherwise. Thus, for example, reference to "a component surface" includes reference to one or more of such surfaces.

[24] By the term "substantially" it is meant that the recited characteristic, parameter, or value need not be achieved exactly, but that deviations or variations, including for example, tolerances, measurement error, measurement accuracy limitations and other factors known to those of skill in the art, may occur in amounts that do not preclude the effect the characteristic was intended to provide.
Exemplary embodiments of the present invention provide an apparatus and a method for exponentially controlling a gain of a driver amplifier in a wireless transmitter.

FIGs. 1 through 3, discussed below, and the various exemplary embodiments used to describe the principles of the present disclosure in this patent document are by way of illustration only and should not be construed in any way that would limit the scope of the disclosure. Those skilled in the art will understand that the principles of the present disclosure may be implemented in any suitably arranged communications system. The terms used to describe various embodiments are exemplary. It should be understood that these are provided to merely aid the understanding of the description, and that their use and definitions in no way limit the scope of the invention. Terms first, second, and the like are used to differentiate between objects having the same terminology and are in no way intended to represent a chronological order, unless where explicitly stated otherwise. A set is defined as a non-empty set including at least one element.

FIG. 1 is a diagram of a wireless transmitter according to an exemplary embodiment of the present invention.

Referring to FIG. 1, a Digital to Analog Converter (DAC) 100 converts a digital signal generated by a Transmit Signal Processor (TSP) (not shown) to an analog signal and outputs the analog signal to a Low Pass Filter (LPF) 102.

The LPF 102 removes a high frequency noise, filters only a needed low-frequency signal, and outputs the filtered signal to a mixer 104. The mixer 104 converts a signal output from the LPF 102 to a transmit carrier frequency and outputs the converted signal to a pre-power amplifier 106.

The pre-power amplifier 106 adjusts a gain of the signal output from the mixer 104 and sends the signal to an external power amplifier.

The pre-power amplifier 106, which is single-ended, needs a balun or a differential to single circuit and adjusts the gain using a Radio Frequency Variable Gain Amplifier (RFVGA) in an input stage.

For example, the pre-power amplifier 106 can include the RFVGA, a converter for converting a differential signal to a single-ended signal, and a Driver Amplifier (DA). The DA addresses the lack of gain of the power amplifier and concurrently gives sufficient input power to the power amplifier. Although it is not depicted here, the power amplifier power-amplifies the signal of the compensated gain from the DA and outputs the signal via an antenna.

The DA is designed based on a maximum output power, and the gain control of the DA needed to obtain a dynamic range of a TX path can variously realize system requirements. For example, when the system requirements demand the maximum output power of 48 dB and the gain control at intervals of 6 dB, eight gain modes in total are adopted. The DA is further explained with reference to FIG. 2.
FIG. 2 is a diagram of a DA according to an exemplary embodiment of the present invention.

Referring to FIG. 2, the DA includes an input stage 200, bias stages 202 and 204, a power supply stage 206, the output stage 208, and a variable gain amplifier 210.

The input stage 200 provides an input signal to a first gate of the variable gain amplifier 210 through an input capacitor, and the power supply stage 206 supplies the power to a drain of the variable gain amplifier 210. In so doing, for the stable power supply, a reactance, a resistor, and an input capacitor are connected in parallel to supply power.

The output stage 208 outputs the signal which is input from the input stage 200 and amplified by the variable gain amplifier 210, through an output resistor.

The main bias stage 202 supplies a bias current or voltage to the first gate of the variable gain amplifier 210, and the cascode bias stage 204 supplies a bias current or voltage to a second gate of the variable gain amplifier 210.

The variable gain amplifier 210 includes therein a plurality of cascode amplifiers, and switches for controlling connection state of the segments.

In this exemplary embodiment, transistor sizes are set to W/L, W/L, 3W/L, 3W/L, 15W/L, 15W/L, 45W/L, and 45W/L to attain the variable gain on 6 dB basis, and a control switch controls seven switches by combining a 3-bit digital signal b2b1b0. Accordingly, the largest transistor size is 45 times the smallest transistor size and is reduced to one third of the conventional 128. The total area is 128 times, which is reduced by half the conventional area.

In various exemplary implementations, the size and the number of the transistors, and the digital bits for controlling the switches can vary.

More specifically, exemplary embodiments of the present invention are in a transistor segment structure which can exponentially increase the gain with respect to an N-bit digital code (i.e., N is greater than 2). As an example, operations for controlling the DA gain according to a 3-bit digital control code b0, b1 and b2 are explained below.

When the control code is zero (i.e., b0=0, b1=0, and b2=0), among eight cascode amplifier segments, the cascode amplifier segments excluding the first cascode amplifier segment cut their current and output only the unit current I.

When the input is 1 (i.e., b0=1, b1=0, and b2=0), the switch b0 is turned on, the current flows through the first cascode amplifier segment and the second cascode amplifier segment of the eight cascode amplifier segments, and thus 2I flows to the output stage.

When the control code is 2 (i.e., b0=0, b1=1, and b2=0), the switch b1 is turned on, the current flows through the first cascode amplifier segment and the third cascode amplifier segment of the eight cascode amplifier segments, and thus 4I (I+3I) flows to
the output stage.

When the control code is 3 (i.e., b0=l, bl=l, and b2=0), all of b0, bl, and b2 are turned on and I+I+3I+3I = 8I flows to the output stage. For example, among the eight cascode amplifier segments, the current flows through the first through fourth cascode amplifier segments and 8I flows to the output stage.

When the control code is 4 (i.e., b0=0, bl=0, and b2=l), b2 is turned on and I+15I = 16I flows to the output stage. For example, among the eight cascode amplifier segments, the current flows through the first through fifth cascode amplifier segments and 16I flows to the output stage.

When the control code is 5 (i.e., b0=l, bl=0, and b2=l), b0 and b2 are turned on to output I+I+15I+15I = 32I. For example, among the eight cascode amplifier segments, the current flows through the first, fifth, and sixth cascode amplifier segments and 32I flows to the output stage.

When the control code is 6 (i.e., b0=0, bl=l, and b2=l), b1 and b2 are turned on to output I+3I+15I+45I = 64I. For example, among the eight cascode amplifier segments, the current flows through the first, third, fifth, and seventh cascode amplifier segments and 64I flows to the output stage.

When the control code is 7 (i.e., b0=l, bl=l, and b2=l), all of the switches are turned on to output 128I. For example, the current flows through all of the eight cascode amplifier segments and 128I flows to the output stage.

As a general expression, when k=4xb2+2xb1+b0, the output current is expanded to a Taylor series. All of b2, bl, and b0 are '1' or zero, b2N = b2, blN = bl, and b0N = b0. As a result, Equation 1 can be obtained.

\[ I_{OUT} = I \times 2^* = I \times 2^{4x b2 + 2x b1 + b0} \]

\[ = IX(\log 2 + (k - \log 2)^{2/3} + (k - \log 2)^{2/3} + \ldots ) \]

\[ = (I + I \times b0 + 3I \times b1 + 3I \times b0 \times b1) X(\log 5b2) \]

...(1)

For control at more precise intervals, the Taylor expansion is applied by setting the output as follows. For example, for the control at 3 dB intervals, the segments are constructed by expanding IOUT = Ix2k/2. For the control at 1.5 dB intervals, the segments are constructed by expanding IOUT = Ix2k/4. For example, when the current 6 dB intervals are segmented into M steps, the output current is generalized to Equation 2.

\[ I_{bvt} = I \times 2^{3/M} \ldots (2) \]

When is 6, the control is conducted at 1 dB intervals. When is 6/5, the control at 5 dB intervals is feasible.

FIG. 3 is a flowchart of a method for exponentially controlling a DA gain in a wireless transmitter according to an exemplary embodiment of the present invention.
Referring to FIG. 3, the DA receives the digital bits or the control code in step 300 and directly drives a first switching group according to the digital bits in step 302. For example, in FIG. 2, the switching operations of the switches of the second, third, and fifth cascode amplifier segments are determined directly by the digital bits.

In step 304, the DA drives a second switching group based on an AND operation result of some digital bits. For example, in FIG. 2, the switch of the fourth cascode amplifier segment operates based on the AND operation of the first bit \( b_0 \) and the second bit \( b_1 \) of the digital code. The switch of the sixth cascode amplifier segment operates based on the AND operation of the first bit \( b_0 \) and the third bit \( b_2 \) of the digital bits. The switch of the seventh cascode amplifier segment operates based on the AND operation of the second bit \( b_1 \) and the third bit \( b_2 \) of the digital bits. The switch of the eighth cascode amplifier segment operates based on the AND operation of the first bit \( b_0 \), the second bit \( b_1 \), and the third bit \( b_2 \) of the digital bits.

In step 306, the DA drives a first cascode amplifier segment group according to the first switching group and drives a second cascode amplifier segment group according to the second switching group.

For example, when the digital code is zero in FIG. 2, among the eight cascode amplifier segments, the cascode amplifier segments excluding the first cascode amplifier segment cut their current and output only the unit current I. When the control code is 1 (i.e., \( b_0=1 \), \( b_1=0 \), and \( b_2=0 \)), the switch \( b_0 \) is turned on, the current flows through the first cascode amplifier segment and the second cascode amplifier segment of the eight cascode amplifier segments, and thus \( 2I \) flows to the output stage. When the control code is 2 (i.e., \( b_0=0 \), \( b_1=1 \), and \( b_2=0 \)), the switch \( b_1 \) is turned on, the current flows through the first cascode amplifier segment and the third cascode amplifier segment of the eight cascode amplifier segments, and thus \( 4I \) (i.e., \( 1+3I \)) flows to the output stage. When the control code is 3 (i.e., \( b_0=1 \), \( b_1=1 \), and \( b_2=0 \)), all of \( b_0 \), \( b_1 \), and \( b_2 \) are turned on, the current flows through the first through fourth cascode amplifier segments among the eight cascode amplifier segments, and \( 8I \) flows to the output stage. When the control code is 4 (i.e., \( b_0=0 \), \( b_1=0 \), and \( b_2=1 \)), \( b_2 \) is turned on, the current flows through the first through fifth cascode amplifier segments among the eight cascode amplifier segments, and \( 16I \) flows to the output stage. When the control code is 5 (i.e., \( b_0=1 \), \( b_1=0 \), and \( b_2=1 \)), \( b_0 \) and \( b_2 \) are turned on, the current flows through the first, fifth, and sixth cascode amplifier segments among the eight cascode amplifier segments, and \( 32I \) flows to the output stage. When the control code is 6 (i.e., \( b_0=0 \), \( b_1=1 \), and \( b_2=1 \)), \( b_1 \) and \( b_2 \) are turned on, the current flows through the first, third, fifth, and seventh cascode amplifier segments among the eight cascode amplifier segments, and \( 64I \) flows to the output stage. When the control code is 7 (i.e., \( b_0=1 \), \( b_1=1 \), and \( b_2=1 \)), all of the switches are turned on, the current flows through all
of the eight cascode amplifier segments, and 1281 flows to the output stage. Thereafter, the DA completes this process.

[60] As set forth above, the control interval of the DA, which was controlled only by multiples of 2, adopts the digital control with the arbitrary linear exponential unit based on dB. Thus, the efficient configuration can reduce the area occupied by the DA by half and reduce the unit cost.

[61] While the invention has been shown and described with reference to certain exemplary embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made therein without departing from the spirit and scope of the invention as defined by the appended claims and their equivalents.
Claims

[Claim 1] A driver amplifier, the amplifier comprising:
a plurality of cascode amplifier segments,
wherein, when a plurality of candidate gain values of the driver amplifier is arranged, the candidate gain values form a geometric sequence.

[Claim 2] The driver amplifier of claim 1, wherein the gain value of the driver amplifier is set to one of the candidate gains as a connection state of one or more of the cascode amplifier segments and changes according to a control signal of an N-bit digital code k.

[Claim 3] The driver amplifier of claim 1, wherein a size of a transistor which determines a gain of the driver amplifier comprises a Taylor expansion value of 2k produced by raising 2 to the power of the N-bit digital code k.

[Claim 4] The driver amplifier of claim 3, wherein, when a double gain interval of the driver amplifier is segmented to M gain intervals, the transistor size for determining the gain of the driver amplifier comprises a Taylor expansion value of 2k/M produced by raising 2 to the power of k/M, where k comprises a digital code value and M comprises a constant for controlling the gain interval.

[Claim 5] The driver amplifier of claim 1, further comprising:
a plurality of switch segments for determining connections of the cascode amplifier segments,
wherein the switch segments each are controlled by a logical operation result of the N-bit digital code, and
wherein the N-bit digital code corresponds to any one of the candidate gain values which form the geometric sequence.

[Claim 6] The driver amplifier of claim 1, wherein the candidate gain values of the driver amplifier linearly change based on dB.

[Claim 7] A transmitter comprising:
a Digital to Analog Converter (DAC) for converting a digital signal to an analog signal;
a Low Pass Filter (LPF) for removing a high frequency noise from an analog output signal of the DAC and filtering only a low frequency signal;
a mixer for converting the filtered analog signal to a transmit carrier frequency;
a driver amplifier for controlling a gain of the converted analog signal; and
a power amplifier for power-amplifying the analog signal of which the gain is controlled by the driver amplifier,
wherein the driver amplifier comprises a plurality of cascode amplifier segments, and
wherein, when a plurality of candidate gain values of the driver amplifier is arranged, the candidate gain values form a geometric sequence.

[Claim 8] The transmitter of claim 7, wherein the gain value of the driver amplifier is set to one of the candidate gains as a connection state of one or more of the cascode amplifier segments changes according to a control signal of an N-bit digital code k.

[Claim 9] The transmitter of claim 7, wherein a size of a transistor which determines a gain of the driver amplifier comprises a Taylor expansion value of $2^k$ produced by raising 2 to the power of the N-bit digital code k.

[Claim 10] The transmitter of claim 9, wherein, when a double gain interval of the driver amplifier is segmented to M gain intervals, the transistor size for determining the gain of the driver amplifier comprises a Taylor expansion value of $2^k/M$ produced by raising 2 to the power of $k/M$, where k comprises a digital code value and M comprises a constant for controlling the gain interval.

[Claim 11] The transmitter of claim 7, further comprising:
a plurality of switch segments for determining connections of the cascode amplifier segments,
wherein the switch segments each are controlled by a logical operation result of the N-bit digital code, and
wherein the N-bit digital code corresponds to any one of the candidate gain values which form the geometric sequence.

[Claim 12] The transmitter of claim 7, wherein the candidate gain values of the driver amplifier linearly change based on dB.
[Fig. 3]

START

INPUT DIGITAL BITS ~300

DIRECTLY DRIVE FIRST SWITCHING GROUP ACCORDING TO DIGITAL BITS ~302

DRIVE SECOND SWITCHING GROUP BASED ON AND OPERATION RESULT OF SOME DIGITAL BITS ~304

DRIVE FIRST CASCODE AMPLIFIER GROUP ACCORDING TO FIRST SWITCHING GROUP AND DRIVE SECOND CASCODE AMPLIFIER GROUP ACCORDING TO SECOND SWITCHING GROUP ~306

END
INTERNATIONAL SEARCH REPORT

International application No. PCT/KR2012/01 1014

A. CLASSIFICATION OF SUBJECT MATTER

H03F 1/22(2006.01), H03G 3/30(2006.01), H04B 1/04(2006.01)

According to International Patent Classification (IPC) or to both national classification and IPC

B. FIELDS SEARCHED

Minimum documentation searched (classification system followed by classification symbols)

H03F 1/22; H03G 3/30; H03G 1/04; H03G 3/20

Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched

Korean utility models and applications for utility models

Japanese utility models and applications for utility models

Electronic data base consulted during the international search (name of data base and, where practicable, search terms used)

eKOMPASS(KIPO internal) & Keywords: current controlled, switched, cascode amplifier, Taylor series, driver amplifier, power amplifier

C. DOCUMENTS CONSIDERED TO BE RELEVANT

<table>
<thead>
<tr>
<th>Category</th>
<th>Citation of document, with indication, where appropriate, of the relevant passages</th>
<th>Relevant to claim No.</th>
</tr>
</thead>
<tbody>
<tr>
<td>X</td>
<td>US 5880631 A (SAROTA GURKANULL S.) 09 March 1999 See abstract, column 5, line 66 - column 6, line 30, claims 1, 4, 6, 8, and figures 1a, 1e.</td>
<td>1-2, 6</td>
</tr>
<tr>
<td>A</td>
<td>EP 0332367 B1 (KLOTZ, DALE B.) 28 August 1996 See abstract, claims 1-4, and figure 1c.</td>
<td>1-12</td>
</tr>
</tbody>
</table>

* Special categories of cited documents:
  "A" document defining the general state of the art which is not considered to be of particular relevance
  "E" earlier application or patent but published on or after the international filing date
  "L" document which may throw doubts on priority claim(s) or which is cited to establish the publication date of citation or other special reason (as specified)
  "O" document referring to an oral disclosure, use, exhibition or other means
  "P" document published prior to the international filing date but later than the priority date claimed

"T" later document published after the international filing date or priority date and not in conflict with the application but cited to understand the principle or theory underlying the invention

"X" document of particular relevance; the claimed invention cannot be considered novel or cannot be considered to involve an inventive step when the document is taken alone

"Y" document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document is combined with one or more other such documents, such combination being obvious to a person skilled in the art

"A" document member of the same patent family

Date of the actual completion of the international search
29 April 2013 (29.04.2013)

Date of mailing of the international search report
30 April 2013 (30.04.2013)

Name and mailing address of the ISA/KR
Korean Intellectual Property Office
189 Cheongna-ro, Seo-gu, Daejeon Metropolitan City, 301-701 Republic of Korea
Facsimile No. 82-42-472-7140

Authorized officer
KIM, Sung Gon
Telephone No. 82-42-481-8746

Form PCT/ISA/210 (second sheet) (My 2009)
<table>
<thead>
<tr>
<th>Patent document cited in search report</th>
<th>Publication date</th>
<th>Patent family member(s)</th>
<th>Publication date</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>CA 2274529 A1</td>
<td>30.07.1998</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CA 2274529 C</td>
<td>27.07.2004</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CN 1124680 CO</td>
<td>15.10.2003</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CN 1245598 AO</td>
<td>23.02.2000</td>
</tr>
<tr>
<td></td>
<td></td>
<td>JP 2008-005538 A</td>
<td>10.01.2008</td>
</tr>
<tr>
<td></td>
<td></td>
<td>JP 2008-182755 A</td>
<td>07.08.2008</td>
</tr>
<tr>
<td></td>
<td></td>
<td>JP 2010-05 10 11 A</td>
<td>04.03.2010</td>
</tr>
<tr>
<td></td>
<td></td>
<td>US 05880631 A</td>
<td>09.03.1999</td>
</tr>
<tr>
<td></td>
<td></td>
<td>EP 0332367 A3</td>
<td>30.01.1991</td>
</tr>
<tr>
<td></td>
<td></td>
<td>JP 07-020034 B2</td>
<td>06.03.1995</td>
</tr>
<tr>
<td></td>
<td></td>
<td>US 04816772 A</td>
<td>28.03.1989</td>
</tr>
</tbody>
</table>