

(12) INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT)

(19) World Intellectual Property Organization

International Bureau



(10) International Publication Number

WO 2017/139285 A1

(43) International Publication Date

17 August 2017 (17.08.2017)

(51) International Patent Classification:

H01L 23/538 (2006.01)

(21) International Application Number:

PCT/US2017/016864

(22) International Filing Date:

7 February 2017 (07.02.2017)

(25) Filing Language:

English

(26) Publication Language:

English

(30) Priority Data:

15/040,881 10 February 2016 (10.02.2016) US

(71) Applicant: QUALCOMM INCORPORATED [US/US];  
ATTN: International IP Administration, 5775 Morehouse Drive, San Diego, California 92121-1714 (US).

(72) Inventors: WE, Hong Bok; 5775 Morehouse Drive, San Diego, California 92121-1714 (US). LEE, Jae Sik; 5775 Morehouse Drive, San Diego, Colorado 92121-1714 (US). KIM, Dong Wook; 5775 Morehouse Drive, San Diego, California 92121-1714 (US).

(74) Agent: THAVONEKHAM, S. Sean; Loza & Loza, LLP, 305 North Second Avenue #127, Upland, California 91786 (US).

(81) Designated States (unless otherwise indicated, for every kind of national protection available): AE, AG, AL, AM, AO, AT, AU, AZ, BA, BB, BG, BH, BN, BR, BW, BY,

BZ, CA, CH, CL, CN, CO, CR, CU, CZ, DE, DJ, DK, DM, DO, DZ, EC, EE, EG, ES, FI, GB, GD, GE, GH, GM, GT, HN, HR, HU, ID, IL, IN, IR, IS, JP, KE, KG, KH, KN, KP, KR, KW, KZ, LA, LC, LK, LR, LS, LU, LY, MA, MD, ME, MG, MK, MN, MW, MX, MY, MZ, NA, NG, NI, NO, NZ, OM, PA, PE, PG, PH, PL, PT, QA, RO, RS, RU, RW, SA, SC, SD, SE, SG, SK, SL, SM, ST, SV, SY, TH, TJ, TM, TN, TR, TT, TZ, UA, UG, US, UZ, VC, VN, ZA, ZM, ZW.

(84) Designated States (unless otherwise indicated, for every kind of regional protection available): ARIPO (BW, GH, GM, KE, LR, LS, MW, MZ, NA, RW, SD, SL, ST, SZ, TZ, UG, ZM, ZW), Eurasian (AM, AZ, BY, KG, KZ, RU, TJ, TM), European (AL, AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HR, HU, IE, IS, IT, LT, LU, LV, MC, MK, MT, NL, NO, PL, PT, RO, RS, SE, SI, SK, SM, TR), OAPI (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, KM, ML, MR, NE, SN, TD, TG).

#### Declarations under Rule 4.17:

- as to applicant's entitlement to apply for and be granted a patent (Rule 4.17(ii))
- as to the applicant's entitlement to claim the priority of the earlier application (Rule 4.17(iii))

#### Published:

- with international search report (Art. 21(3))

(54) Title: INTEGRATED DEVICE COMPRISING FLEXIBLE CONNECTOR BETWEEN INTEGRATED CIRCUIT (IC) PACKAGES



FIG. 2

(57) Abstract: Some features pertain to an integrated device that includes a first integrated circuit (IC) package, a flexible connector and a second integrated circuit (IC) package. The first integrated circuit (IC) package includes a first die, a plurality of first interconnects, and a first dielectric layer encapsulating the first die. The flexible connector is coupled to the first integrated circuit (IC) package. The flexible connector includes the first dielectric layer, and an interconnect. The second integrated circuit (IC) package is coupled to the flexible connector. The second integrated circuit (IC) package includes the first dielectric layer, and a plurality of second interconnects. The first integrated circuit (IC) package, the second integrated circuit (IC) package, and the flexible connector are coupled together through at least a portion (e.g., contiguous portion) of the first dielectric layer. In some implementations, the flexible connector comprises a dummy metal layer.

# INTEGRATED DEVICE COMPRISING FLEXIBLE CONNECTOR BETWEEN INTEGRATED CIRCUIT (IC) PACKAGES

## CROSS-REFERENCE TO RELATED APPLICATION

**[0001]** This application claims priority to and the benefit Non-Provisional Application No. 15/040,881 filed with the U.S. Patent and Trademark Office on February 10, 2016, the entire contents of which is incorporated herein by reference.

## BACKGROUND

### Field of the Disclosure

**[0002]** Various features may relate to an integrated device, and more specifically to an integrated device that includes a flexible connector between integrated circuit (IC) packages.

### Background

**[0003]** Mobile devices, such as smart phones, tablets, Internet of Things (IoT), etc., require a multitude of components, chipsets, and the like. Typically, these components are provided on a printed circuit board with one or more integrated circuits. Packaging these components together into a product is becoming increasingly challenging, especially in devices that have odd shapes or curved shapes. To accommodate these odd shapes or curved shapes, flexible connectors are used to couple several printed circuit boards that include chips (e.g., dies), together.

**[0004]** FIG. 1 illustrates an integrated device 100 that includes a first integrated circuit (IC) package 102, a second integrated circuit (IC) package 104, and a flexible connector 106. The first integrated circuit (IC) package 102 includes a printed circuit board (PCB) 120 and a first chip 122 (e.g., die, die package). The second integrated circuit (IC) package 104 includes a printed circuit board (PCB) 140 and a second chip 142 (e.g., die, die package).

**[0005]** The first integrated circuit (IC) package 102 is coupled to the second integrated circuit (IC) package 104 through the flexible connector 106. The flexible

connector 106 is a printed circuit board (PCB) connector. The flexible connector 106 includes a plurality of wires 160, a first PCB interface 162, a second PCB interface 164, and a cover 166. The cover 166 surrounds the plurality of wires 160. The plurality of wires 160 is coupled to the first PCB interface 162 and the second PCB interface 164. The first PCB interface 162 is coupled to a surface of the first PCB 120. The second PCB interface 164 is coupled to a surface of the second PCB 140.

**[0006]** As illustrated in FIG. 1, the integrated device 100 is comprised of three distinct components, the first integrated circuit (IC) package 102, the second integrated circuit (IC) package 104 and the flexible connector 106. These components are fabricated separately and then assembled to form the integrated device 100. The process of fabricating distinct components and then assembling them is an expensive process and creates a package that can be too large to put in small devices. It is desirable to reduce the size, height and/or spaces of packages, so that these packages are placed in smaller devices. Ideally, such a package will have a better form factor, be cheaper to fabricate, while at the same time meeting the needs of mobile devices, Internet of things (IoT) devices, and/or wearable devices.

## SUMMARY

**[0007]** Various features may relate to an integrated device, and more specifically to an integrated device that includes a flexible connector between integrated circuit (IC) packages.

**[0008]** Some features pertain to an integrated device that includes a first integrated circuit (IC) package, a flexible connector and a second integrated circuit (IC) package. The first integrated circuit (IC) package includes a first die, a plurality of first interconnects, and a first dielectric layer encapsulating the first die. The flexible connector is coupled to the first integrated circuit (IC) package. The flexible connector includes the first dielectric layer, and an interconnect. The second integrated circuit (IC) package is coupled to the flexible connector. The second integrated circuit (IC) package includes the first dielectric layer, and a plurality of second interconnects. The first integrated circuit (IC) package, the second integrated circuit (IC) package, and the flexible connector are coupled together through at least a portion (e.g., contiguous portion) of the first dielectric layer.

**[0009]** Some features pertain to an integrated device that includes a first integrated circuit (IC) package, a means for electrical connecting and a second integrated circuit

(IC) package. The first integrated circuit (IC) package includes a first die, a plurality of first interconnects, and a first dielectric layer encapsulating the first die. The means for electrical connecting is coupled to the first integrated circuit (IC) package. The second integrated circuit (IC) package is coupled to the flexible connector. The second integrated circuit (IC) package includes the first dielectric layer, and a plurality of second interconnects. The first integrated circuit (IC) package, the second integrated circuit (IC) package, and the means for electrical connecting are coupled together through at least a portion (e.g., contiguous portion) of the first dielectric layer.

**[0010]** Some features pertain to a method for fabricating an integrated device. The method provides a first integrated circuit (IC) package, where providing the first integrated circuit (IC) package includes providing a first die, forming a plurality of first interconnects, and forming a first dielectric layer that encapsulates the first die. The method forms a flexible connector such that the flexible connector is coupled to the first integrated circuit (IC) package, where forming the flexible connector includes forming the first dielectric layer, and forming an interconnect. The method provides a second integrated circuit (IC) package such that the second integrated circuit (IC) package is coupled to the flexible connector, where providing the second integrated circuit (IC) package includes forming the first dielectric layer, forming a plurality of second interconnects. The first integrated circuit (IC) package, the second integrated circuit (IC) package, and the flexible connector are formed such that the first integrated circuit (IC) package, the second integrated circuit (IC) package, and the flexible connector are coupled together through at least a portion of the first dielectric layer.

## DRAWINGS

**[0011]** Various features, nature and advantages may become apparent from the detailed description set forth below when taken in conjunction with the drawings in which like reference characters identify correspondingly throughout.

**[0012]** FIG. 1 illustrates a view of a device that includes two packages coupled together through a flexible connector.

**[0013]** FIG. 2 illustrates a profile view of a device that includes two packages coupled together through a flexible connector.

**[0014]** FIG. 3 illustrates a profile view of a device that includes two packages coupled together through a flexible connector.

**[0015]** FIG. 4 illustrates a profile view of a device that includes two packages coupled together through a flexible connector.

**[0016]** FIG. 5 illustrates a profile view of a device that includes two packages coupled together through a flexible connector.

**[0017]** FIG. 6 illustrates a profile view of a device that includes two packages coupled together through a flexible connector.

**[0018]** FIG. 7 (which comprises FIGS. 7A–7F) illustrates an example of a sequence for fabricating a device that includes two packages coupled together through a flexible connector.

**[0019]** FIG. 8 illustrates a flow diagram of an exemplary method for fabricating a device that includes two packages coupled together through a flexible connector.

**[0020]** FIG. 9 illustrates various electronic devices that may include the various integrated devices, integrated device packages, semiconductor devices, dies, integrated circuits, and/or packages described herein.

## DETAILED DESCRIPTION

**[0021]** In the following description, specific details are given to provide a thorough understanding of the various aspects of the disclosure. However, it will be understood by one of ordinary skill in the art that the aspects may be practiced without these specific details. For example, circuits may be shown in block diagrams in order to avoid obscuring the aspects in unnecessary detail. In other instances, well-known circuits, structures and techniques may not be shown in detail in order not to obscure the aspects of the disclosure.

**[0022]** Some features pertain to an integrated device that includes a first integrated circuit (IC) package, a flexible connector and a second integrated circuit (IC) package. The first integrated circuit (IC) package includes a first die, a plurality of first interconnects, and a first dielectric layer encapsulating the first die. The flexible connector is coupled to the first integrated circuit (IC) package. The flexible connector includes the first dielectric layer, and an interconnect. The second integrated circuit (IC) package is coupled to the flexible connector. The flexible connector may be a means for electrical connecting between two packages. The second integrated circuit (IC) package includes the first dielectric layer, and a plurality of second interconnects. The first integrated circuit (IC) package, the second integrated circuit (IC) package, and the flexible connector are coupled together through at least a portion of the first dielectric

layer. In some implementations, the portion of the first dielectric layer that is shared by the first integrated circuit (IC) package, the second integrated circuit (IC) package, and the flexible connector share is a contiguous portion of the first dielectric layer. In some implementations, the flexible connector comprises a dummy metal layer. In some implementations, the first dielectric layer includes polyimide (PI) layer. In some implementations, the first dielectric layer includes a several dielectric layers. In some implementations, the first dielectric layer is configured to mechanically and structurally couple the first integrated circuit (IC) package and the second integrated circuit (IC) package. In some implementations, the interconnect of the flexible connector (e.g., means for electrical connecting) is configured to electrically couple the first integrated circuit (IC) package and the second integrated circuit (IC) package.

**[0023]** In some implementations, an interconnect is an element or component of a device or package that allows or facilitates an electrical connection between two points, elements and/or components. In some implementations, an interconnect may include a trace, a via, a pad, a pillar, a redistribution metal layer, and/or an under bump metallization (UBM) layer. In some implementations, an interconnect is an electrically conductive material that may be configured to provide an electrical path for a signal (e.g., data signal, ground signal, power signal). An interconnect may be part of a circuit. An interconnect may include more than one element or component.

#### **Exemplary Integrated Device Comprising a Flexible Connector Between Packages**

**[0024]** FIG. 2 illustrates an integrated device 200 (e.g., integrated circuit (IC) device) that includes a first package 202 (e.g., first integrated circuit (IC) package), a second package 204 (e.g., second integrated circuit (IC) package) and a flexible connector 206 (e.g., means for electrical connecting between two packages). The first package 202 is coupled to the second package 204 through the flexible connector 206. As will be further described below, the flexible connector 206 is configured to electrically and/or mechanically couple the first package 202 to the second package 204.

**[0025]** In some implementations, the flexible connector 206 is embedded in the first package 202 and the second package 204. The flexible connector 206 includes at least dielectric layer that is shared with the first package 202 and the second package 204. Thus, the dielectric layer of the flexible connector 206 is also formed in the first package 202 and the second package 204.

**[0026]** As illustrated in FIG. 2, the first package 202 includes a first dielectric layer 220, a first die 222, a second die 224, a second dielectric layer 260, a third dielectric layer 262, a plurality of first interconnects 227, an underfill 232, an underfill 234, and a solder resist layer 264. In some implementations, the first dielectric layer 220, the second dielectric layer 260, and the third dielectric layer 262 are one dielectric layer. The first dielectric layer 220 encapsulates the first die 222. The first dielectric layer 220, the second dielectric layer 260, and the third dielectric layer 262 may include a polyimide (PI) layer.

**[0027]** In some implementations the first die 222 and/or the second die 224 is a die package (e.g., wafer level package). The first package 202 may be a package on package (PoP) device. The first die 222 includes a first active side (e.g., side comprising the plurality of first interconnects 223) and a first non-active side. The second die 224 includes a second active side (e.g., side comprising the plurality of first interconnects 225) and a second non-active side. As illustrated in FIG. 2, the first active side of the first die 222 faces the second active side of the second die 224.

**[0028]** The first die 222 is coupled to the plurality of first interconnects 227 through a plurality of interconnects 223. The plurality of first interconnects 227 include a trace, pad and/or via. The plurality of interconnects 223 include a pad and/or bump (e.g., copper pillar). In some implementations, one or more solder interconnects (e.g., solder ball) may be used to couple the plurality of interconnects 223 to the plurality of first interconnects 227. The underfill 232 at least partially surround the plurality of interconnects 223. The plurality of first interconnects 227 may be formed in and/or on a dielectric layer (e.g., first dielectric layer 220, second dielectric layer 260, third dielectric layer 262). The solder resist layer 264 is formed over the third dielectric layer 262 and interconnects from the plurality of first interconnects 227.

**[0029]** FIG. 2 illustrates that the second die 224 is a surface mounted die. The second die 224 is coupled (e.g., mounted) to the solder resist layer 264. The second die 224 is coupled to the plurality of first interconnects 227 through a plurality of first interconnects 225. The plurality of first interconnects 225 include a pad and/or bump (e.g., copper pillar). In some implementations, one or more solder interconnects (e.g., solder ball) may be used to couple the plurality of first interconnects 225 to the plurality of first interconnects 227. The underfill 234 at least partially surround the plurality of first interconnects 225.

**[0030]** As illustrated in FIG. 2, the second package 204 includes the first dielectric layer 220, a third die 242, a fourth die 244, the second dielectric layer 260, the third dielectric layer 262, a plurality of first interconnects 247, an underfill 252, an underfill 254, and the solder resist layer 264. In some implementations, the first dielectric layer 220, the second dielectric layer 260, and the third dielectric layer 262 are one dielectric layer. The first dielectric layer 220 encapsulates the third die 242. The first dielectric layer 220, the second dielectric layer 260, and the third dielectric layer 262 may include a polyimide (PI) layer.

**[0031]** In some implementations the third die 242 and/or the fourth die 244 is a die package (e.g., wafer level package). The second package 204 may be a package on package (PoP) device.

**[0032]** The third die 242 includes a first active side (e.g., side comprising the plurality of first interconnects 243) and a first non-active side. The fourth die 244 includes a second active side (e.g., side comprising the plurality of interconnects 245) and a second non-active side. As illustrated in FIG. 2, the first active side of the third die 242 faces the second active side of the fourth die 244.

**[0033]** The third die 242 is coupled to the plurality of first interconnects 247 through a plurality of interconnects 243. The plurality of first interconnects 247 include a trace, pad and/or via. The plurality of interconnects 243 include a pad and/or bump (e.g., copper pillar). In some implementations, one or more solder interconnects (e.g., solder ball) may be used to couple the plurality of interconnects 243 to the plurality of first interconnects 247. The underfill 252 at least partially surround the plurality of interconnects 243. The plurality of first interconnects 247 may be formed in and/or on a dielectric layer (e.g., first dielectric layer 220, second dielectric layer 260, third dielectric layer 262). The solder resist layer 264 is formed over the third dielectric layer 262 and interconnects from the plurality of first interconnects 247.

**[0034]** FIG. 2 illustrates that the fourth die 244 is a surface mounted die. The fourth die 244 is coupled (e.g., mounted) to the solder resist layer 264. The fourth die 244 is coupled to the plurality of first interconnects 247 through a plurality of interconnects 245. The plurality of interconnects 245 include a pad and/or bump (e.g., copper pillar). In some implementations, one or more solder interconnects (e.g., solder ball) may be used to couple the plurality of interconnects 245 to the plurality of first interconnects 247. The underfill 254 at least partially surround the plurality of interconnects 245.

**[0035]** The flexible connector 206 (e.g., means for electrical connecting between two packages) includes the second dielectric layer 260, the third dielectric layer 262 (in some implementations the third dielectric layer 262 is the first dielectric layer of the flexible connector 206), the solder resist layer 264, the interconnect 265, and a dummy metal layer 269. In some implementations, the flexible connector 206 is formed by forming and/or creating a cavity 209 in the first dielectric layer 220. A laser process may be used to form the cavity 209. The dummy metal layer 269 is used as a back stop to prevent the laser from further creating a cavity in the first dielectric layer 220, the second dielectric layer 260 and/or the third dielectric layer 262. In some implementations, a dummy metal layer (e.g., dummy metal layer 269) is configured to not transmit an electrical signal, or not be used as an electrical path for an electrical signal.

**[0036]** In some implementations, the second dielectric layer 260 and the third dielectric layer 262 are the same dielectric layer. In some implementations, the first dielectric layer 220, the second dielectric layer 260 and the third dielectric layer 262 are the same dielectric layer.

**[0037]** In some implementations, the first package 202, the second package 204, and the flexible connector 206 share the first dielectric layer 220, the second dielectric layer 260, the third dielectric layer 262, the solder resist layer 264, and the interconnect 265. In some implementations, the first dielectric layer 220, the second dielectric layer 260, the third dielectric layer 262, and/or the solder resist layer 264 are configured to provide mechanical and/or structural coupling between the first package 202, the flexible connector 206 and the second package 204. In some implementations, the interconnect 265 is configured to provide electrical coupling between the first package 202, the flexible connector 206, and the second package 204.

**[0038]** In some implementations, one or more portions of a dielectric layer (e.g., first dielectric layer 220, second dielectric layer 260, third dielectric layer 262) that is shared by the first integrated circuit (IC) package, the second integrated circuit (IC) package, and the flexible connector share (e.g., means for electrical connecting between two packages) is a contiguous portion of the dielectric layer.

**[0039]** The contiguous portion of the dielectric layer may traverse part (e.g., substantial part) or the entire first package 202 and/or the second package 204.

**[0040]** It is noted that FIG. 2 illustrates the flexible connector 206 with one layer of the interconnect 265. The interconnect 265 may include a plurality of interconnects. In

some implementations, the flexible connector 206 may include several layers of the interconnect 265 formed on different metal layers. Similarly, the flexible connector 206 may include several different layers of the dielectric layers.

**[0041]** The above features and implementations of a flexible connector provide several technical advantages over other connections between packages. These technical advantages are further described below.

**[0042]** One, sharing the dielectric layers (e.g., polyimide (PI) layer), and/or interconnects with the first package 202, the flexible connector 206 and the second package 204 provides a more compact form factor for a connection or a coupling between the first package 202 and the second package 204. Since the first package 202, the flexible connector 206, and the second package 204 share materials, there is no need to add extra interfaces to mechanically couple the first package 202, the flexible connector 206 and the second package 204. In contrast to FIG. 1, which illustrates three (3) separate components (a first integrated circuit (IC) package 102, a second integrated circuit (IC) package 104, and a flexible connector 106) that are fabricated separately and mechanically assembled together; in some implementations, the first package 202, the flexible connector 206 and the second package 204 may be considered as one contiguous body (e.g., unibody package that includes the first package 202, the flexible connector 206 and the second package 204).

**[0043]** Two, sharing the dielectric layers (e.g., polyimide (PI) layer) and/or interconnects with the first package 202, the flexible connector 206 and the second package 204 means that the first package 202, the flexible connector 206 and the second package 204 may be fabricated together, which lowers the overall fabrication cost of the first package 202, the flexible connector 206 and the second package 204.

**[0044]** Three, the implementation or embedding of the flexible connector 206 with the first package 202 and the second package 204 means a more accurate and precise connection between the first package 202 and the second package 204, since the interconnects of the flexible connector 206, the first package 202 and the second package 204 are formed during the same fabrication process. In some implementations, using the same fabrication process to fabricate the flexible connector 206, the first package 202 and the second package 204 240 means there is less likelihood of misalignment between connections. Generally speaking mechanical assembly of components, which is used to assemble the integrated device 100 of FIG. 1, is more prone to misalignment.

**[0045]** Four, the interconnects (e.g., interconnect 265) of the flexible connector 206 have finer pitch and finer spacing than other connectors and thus provide higher density connections between the first package 202 and the second package 204. In some implementations, this is possible because the interconnects (e.g., interconnect 265) of the flexible connector 206 are formed using the same fabrication process as the interconnects of the first package 202 and the interconnects of the second package 204.

**[0046]** Five, the integrated device 200 provides a fully functional integrated device without the need of a printed circuit board (PCB) and/or motherboard. In some implementations, the above exemplary integrated device 200 is configured to allow the first package 202 to be electrically coupled to the second package 204 without the need of a printed circuit board (PCB). That is, for example, one or more electrical signals (e.g., input / output signals) may traverse between the first package 202 and the second package 204 without traversing through a printed circuit board (PCB). Thus, in some implementations, electrical signals may traverse between a first package and a second package and bypass a printed circuit board (PCB), even if a printed circuit board (PCB) is present and/or mechanically coupled to integrated device.

**[0047]** In some implementations, the above technical advantages may apply to the other integrated devices (e.g., 300, 400, 500, 600) described in the present disclosure.

#### **Exemplary Integrated Device Comprising a Flexible Connector Between Packages**

**[0048]** FIG. 3 illustrates an integrated device 300 (e.g., integrated circuit (IC) device) that includes the first package 202 (e.g., first integrated circuit (IC) package), a second package 304 (e.g., second integrated circuit (IC) package) and the flexible connector 206 (e.g., means for electrical connecting between two packages). The first package 202 is coupled to the second package 304 through the flexible connector 206. The flexible connector 206 is configured to electrically couple the first package 202 to the second package 304.

**[0049]** FIG. 3 is similar to FIG. 2, except the second package 304 is different than the second package 204 of FIG. 2. In particular, the second package 304 of FIG. 3 does not include the fourth die 244.

**[0050]** As illustrated in FIG. 3, the second package 304 includes the first dielectric layer 220, the third die 242, the second dielectric layer 260, the third dielectric layer 262, the plurality of first interconnects 247, the underfill 252 and the solder resist layer 264. In some implementations, the first dielectric layer 220, the second dielectric layer

260, and the third dielectric layer 262 are one dielectric layer. The first dielectric layer 220 encapsulates the third die 242. The first dielectric layer 220, the second dielectric layer 260, and the third dielectric layer 262 may include a polyimide (PI) layer. In some implementations the third die 242 is a die package (e.g., wafer level package).

**[0051]** In some implementations, the first package 202, the second package 304, and the flexible connector 206 share the first dielectric layer 220, the second dielectric layer 260, the third dielectric layer 262, the solder resist layer 264, and the interconnect 265. In some implementations, the first dielectric layer 220, the second dielectric layer 260, the third dielectric layer 262, and/or the solder resist layer 264 are configured to provide mechanical and/or structural coupling between the first package 202, the flexible connector 206 and the second package 304. In some implementations, the interconnect 265 is configured to provide electrical coupling between the first package 202, the flexible connector 206, and the second package 304.

**[0052]** In some implementations, one or more portions of a dielectric layer (e.g., first dielectric layer 220, second dielectric layer 260, third dielectric layer 262) that is shared by the first integrated circuit (IC) package, the second integrated circuit (IC) package, and the flexible connector share is a contiguous portion of the dielectric layer. The contiguous portion of the dielectric layer may traverse part (e.g., substantial part) or the entire first package 202 and/or the second package 304.

### **Exemplary Integrated Device Comprising a Flexible Connector Between Packages**

**[0053]** FIG. 4 illustrates an integrated device 400 (e.g., integrated circuit (IC) device) that includes the first package 202 (e.g., first integrated circuit (IC) package), a second package 404 (e.g., second integrated circuit (IC) package) and the flexible connector 206. The first package 202 is coupled to the second package 404 through the flexible connector 206 (e.g., means for electrical connecting between two packages). The flexible connector 206 is configured to electrically couple the first package 202 to the second package 404.

**[0054]** FIG. 4 is similar to FIG. 2, except the second package 404 is different than the second package 204 of FIG. 2. In particular, the second package 404 of FIG. 4 does not include the fourth die 244.

**[0055]** As illustrated in FIG. 4, the second package 404 includes the first dielectric layer 220, the fourth die 244, the second dielectric layer 260, the third dielectric layer 262, the plurality of first interconnects 247, the underfill 254 and the solder resist layer

264. In some implementations, the first dielectric layer 220, the second dielectric layer 260, and the third dielectric layer 262 are one dielectric layer. The first dielectric layer 220, the second dielectric layer 260, and the third dielectric layer 262 may include a polyimide (PI) layer. In some implementations the fourth die 244 is a die package (e.g., wafer level package).

**[0056]** The fourth die 244 is a surface mounted die. The fourth die 244 is coupled (e.g., mounted) to the solder resist layer 264. The fourth die 244 is coupled to the plurality of first interconnects 247 through a plurality of interconnects 245. The plurality of interconnects 245 include a pad and/or bump (e.g., copper pillar). In some implementations, one or more solder interconnects (e.g., solder ball) may be used to couple the plurality of interconnects 245 to the plurality of first interconnects 247. The underfill 254 at least partially surround the plurality of interconnects 245.

**[0057]** In some implementations, the first package 202, the second package 404, and the flexible connector 206 share the first dielectric layer 220, the second dielectric layer 260, the third dielectric layer 262, the solder resist layer 264, and the interconnect 265. In some implementations, the first dielectric layer 220, the second dielectric layer 260, the third dielectric layer 262, and/or the solder resist layer 264 are configured to provide mechanical and/or structural coupling between the first package 202, the flexible connector 206 and the second package 404. In some implementations, the interconnect 265 is configured to provide electrical coupling between the first package 202, the flexible connector 206, and the second package 404.

**[0058]** In some implementations, one or more portions of a dielectric layer (e.g., first dielectric layer 220, second dielectric layer 260, third dielectric layer 262) that is shared by the first integrated circuit (IC) package, the second integrated circuit (IC) package, and the flexible connector share is a contiguous portion of the dielectric layer. The contiguous portion of the dielectric layer may traverse part (e.g., substantial part) or the entire first package 202 and/or the second package 404.

**[0059]** It is noted that in some implementations, the first dielectric layer 220 and/or the second dielectric layer 260 in the second package 404 may be optional (as indicated by the dashed outline).

#### **Exemplary Integrated Device Comprising a Flexible Connector Between Packages**

**[0060]** FIG. 5 illustrates an integrated device 500 (e.g., integrated circuit (IC) device) that includes the first package 502 (e.g., first integrated circuit (IC) package), a second

package 504 (e.g., second integrated circuit (IC) package) and the flexible connector 206. The first package 202 is coupled to the second package 504 through the flexible connector 206 (e.g., means for electrical connecting between two packages). The flexible connector 206 is configured to electrically couple the first package 502 to the second package 504.

**[0061]** FIG. 5 is similar to FIG. 2, except (i) the first package 502 is different than the first package 202, and (ii) the second package 504 is different than the second package 204 of FIG. 2. In particular, the first package 502 and the second package 504 of FIG. 5 do not include a surface mounted die.

**[0062]** In some implementations, the first package 502, the second package 504, and the flexible connector 206 share the first dielectric layer 220, the second dielectric layer 260, the third dielectric layer 262, the solder resist layer 264, and the interconnect 265. In some implementations, the first dielectric layer 220, the second dielectric layer 260, the third dielectric layer 262, and/or the solder resist layer 264 are configured to provide mechanical and/or structural coupling between the first package 502, the flexible connector 206 and the second package 504. In some implementations, the interconnect 265 is configured to provide electrical coupling between the first package 502, the flexible connector 206, and the second package 504.

**[0063]** In some implementations, one or more portions of a dielectric layer (e.g., first dielectric layer 220, second dielectric layer 260, third dielectric layer 262) that is shared by the first integrated circuit (IC) package, the second integrated circuit (IC) package, and the flexible connector share is a contiguous portion of the dielectric layer. The contiguous portion of the dielectric layer may traverse part (e.g., substantial part) or the entire first package 502 and/or the second package 504.

**[0064]** FIGS. 2-5 illustrate integrated devices that include two packages. However, in some implementations, an integrated device may include more than two packages. FIG. 6 illustrates an integrated device 600 that includes three packages; the first package 502, the second package 504, and the second package 204. The second package 204 may be a package on package (PoP) device.

**[0065]** The first package 502 is coupled (e.g., electrically coupled and/or mechanically coupled) to the second package 504 through the flexible connector 206. The second package 504 is coupled (e.g., electrically coupled and/or mechanically coupled) to the second package 204 through the flexible connector 606. The flexible connector 606 (e.g., means for electrical connecting between two packages) may be

similar to the flexible connector 206. It is noted that the integrated device 600 may be formed by any of the packages described in the present disclosure.

### **Exemplary Sequence for Fabricating an Integrated Device Comprising a Flexible Connector Between Packages**

**[0066]** In some implementations, providing / fabricating an integrated circuit (IC) device that includes an embedded flexible connector includes several processes. FIG. 7 (which includes FIGS. 7A–7F) illustrates an exemplary sequence for providing / fabricating integrated circuit (IC) device that includes an embedded flexible connector. In some implementations, the sequence of FIGS. 7A–7F may be used to fabricate the integrated circuit (IC) device that includes an embedded flexible connector of FIG. 2 and/or other integrated circuit (IC) devices described in the present disclosure. FIG. 7A–7F will now be described in the context of providing / fabricating the integrated circuit (IC) device of FIG. 2.

**[0067]** It should be noted that the sequence of FIGS. 7A–7F may combine one or more stages in order to simplify and/or clarify the sequence for providing integrated circuit (IC) device that includes an embedded flexible connector. In some implementations, the order of the processes may be changed or modified.

**[0068]** Stage 1 of FIG. 7A, illustrates a carrier 700 that is provided. The carrier 700 may be provided by a supplier or fabricated. The carrier 700 may be an adhesive layer.

**[0069]** Stage 2 illustrates a second dielectric layer 260 formed on the carrier 700. The second dielectric layer 260 may include a polyimide (PI) layer. In some implementations, the second dielectric layer 260 is formed by providing a liquid dielectric on the carrier 700 and then cured.

**[0070]** Stage 3 illustrates a cavity 702 and a cavity 704 formed in the second dielectric layer 260. Different implementations may form the cavities (e.g., cavity 702, cavity 704) differently. In some implementations, the cavity is formed using a laser process and/or a photo-etching process (e.g., when the second dielectric layer 260 is photoetchable).

**[0071]** Stage 4 illustrates a seed layer 710 formed over the second dielectric layer 260 and the carrier 700. In some implementations, the seed layer 710 may follow the shape and/or the contour of the second dielectric layer 260. The seed layer 710 may include a metal layer (e.g., copper layer).

**[0072]** Stage 5 illustrates a lamination layer 720 formed over the seed layer 710. The lamination layer 720 may be a photo resist (PR) layer.

**[0073]** Stage 6 of FIG. 7B, illustrates a plurality of interconnects 703 and a plurality of interconnects 707 formed in and/or on the second dielectric layer 260. In some implementations, the plurality of interconnects 703 and the plurality of interconnects 707 are formed in openings of the lamination layer 720. Stage 6 illustrates the lamination layer 720 removed after the plurality of interconnects 703 and the plurality of interconnects 707 have been formed.

**[0074]** Stage 7 illustrates the carrier 700 being decoupled (e.g., detached, removed) from the second dielectric layer 260, the plurality of interconnects 703 and the plurality of interconnects 707.

**[0075]** Stage 8 illustrates the first die 222 coupled to the plurality of interconnects 703 through the plurality of first interconnects 223. Stage 8 also illustrates the third die 242 coupled to the plurality of interconnects 707 through the plurality of first interconnects 243. In some implementations, solder interconnects (e.g., solder ball), which are not shown, may be used to couple the plurality of interconnects 703 to the plurality of first interconnects 223. Similarly, in some implementations, solder interconnects (e.g., solder ball), which are not shown, may be used to couple the plurality of interconnects 707 to the plurality of first interconnects 243.

**[0076]** Stage 9 illustrates the underfill 232 formed between the first die 222 and the second dielectric layer 260. The underfill 232 at least partially surrounds the plurality of interconnects 703 and the plurality of first interconnects 223. Stage 9 also illustrates the underfill 252 formed between the third die 242 and the second dielectric layer 260. The underfill 252 at least partially surrounds the plurality of interconnects 707 and the plurality of first interconnects 243. It is noted that the underfill is optional.

**[0077]** Stage 10 illustrates a first dielectric layer 220 formed over the first die 222, the third die 242, and the second dielectric layer 260. The first dielectric layer 220 may at least partially encapsulate the first die 222 and the third die 242. The first dielectric layer 220 may include a polyimide (PI) layer. The first dielectric layer 220 may be the same as the second dielectric layer 260 (e.g., both may be one dielectric layer).

**[0078]** Stage 11 of FIG. 7C, illustrates a lamination layer 730 formed over the second dielectric layer 260. The lamination layer 720 may be a photo resist (PR) layer.

**[0079]** Stage 12 illustrates a plurality of cavities 731 and a plurality of cavities 735 formed in the lamination layer 730. Different implementations may form the cavities

differently. In some implementations, the cavity is formed using a laser process and/or a photo-etching process.

**[0080]** Stage 13 illustrates a plurality of interconnects 733 and a plurality of interconnects 737 formed on the second dielectric layer 260. Stage 13 also illustrates the dummy metal layer 269 formed over the second dielectric layer 260. In some implementations, the plurality of interconnects 733, the plurality of interconnects 737 and the dummy metal layer 269 are formed in cavities / openings of the lamination layer 730. Stage 13 illustrates the lamination layer 730 removed after the plurality of interconnects 733, the plurality of interconnects 737 and the dummy metal layer 269 have been formed.

**[0081]** Stage 14 illustrates a third dielectric layer 262 formed over the second dielectric layer 260. In some implementations, the third dielectric layer 262 includes a polyimide (PI) layer. In some implementations, the third dielectric layer 262, the second dielectric layer 260 and the first dielectric layer 220 is one dielectric layer.

**[0082]** Stage 15 of FIG. 7D illustrates a plurality of cavities 743 and a plurality of cavities 745 formed in the third dielectric layer 262. Different implementations may form the cavities differently. In some implementations, the cavity is formed using a laser process and/or a photo-etching process.

**[0083]** Stage 16 illustrates a lamination layer 750 formed over the seed layer 710. The lamination layer 750 may be a photo resist (PR) layer. The lamination layer 750 may include cavities and/or openings. Different implementations may form the cavities differently. In some implementations, the cavity is formed using a laser process and/or a photo-etching process.

**[0084]** Stage 17 illustrates a plurality of interconnects 753 and a plurality of interconnects 757 formed in and/or on the third dielectric layer 262. Stage 17 also illustrates the interconnect 265 formed over the third dielectric layer 262. In some implementations, the plurality of interconnects 753, the plurality of interconnects 757 and the interconnect 265 are formed in cavities / openings of the lamination layer 750. Stage 17 illustrates the lamination layer 750 removed after the plurality of interconnects 753, the plurality of interconnects 757 and the interconnect 265 have been formed.

**[0085]** Stage 18 of FIG. 7E, illustrates the solder resist layer 264 formed over the third dielectric layer 262 and the interconnect 265.

**[0086]** Stage 19 illustrates a plurality of interconnects 763 and a plurality of interconnects 767 formed in and/or on the solder resist layer 264. In some

implementations, the plurality of interconnects 703, 733, 753 and/or 763 may be the plurality of first interconnects 227. Similarly, in some implementations, the plurality of interconnects 707, 737, 757 and/or 767 may be the plurality of first interconnects 247.

**[0087]** Stage 20 illustrates the second die 224 coupled to the plurality of interconnects 763 through the plurality of first interconnects 225. Stage 20 also illustrates the fourth die 244 coupled to the plurality of interconnects 767 through the plurality of interconnects 245. In some implementations, solder interconnects (e.g., solder balls) may be used to couple the plurality of first interconnects 225 to the plurality of interconnects 763. In some implementations, solder interconnects (e.g., solder balls) may be used to couple the plurality of interconnects 245 to the plurality of interconnects 767.

**[0088]** Stage 21 of FIG. 7F, illustrates the underfill 234 formed between the second die 224 and the solder resist layer 264. Stage 21 also illustrates the underfill 254 formed between the fourth die 244 and the solder resist layer 264.

**[0089]** Stage 22 illustrates the cavity 209 and the cavity 709 formed in at least the first dielectric layer 220. In some implementations, a laser process is used to form the cavity 209 and the cavity 709. In some implementations, the cavity 209 is formed in the first dielectric layer 220 up to the dummy metal layer 269, which acts as a back stop to prevent the laser from further drilling the dielectric layers. In some implementations, forming the cavity 209 creates the flexible connector 206 (e.g., means for electrical connecting between two packages) that allows a flexible and/or bendable connection between a first package and a second package. In some implementations, the flexible connector 206 includes the first dielectric layer 220, the second dielectric layer 260, the third dielectric layer 262, the solder resist layer 264, the interconnect 265 and the dummy metal layer 269.

**[0090]** Stage 23 illustrates the first package 202 coupled to the second package 204 through the flexible connector 206, as described in FIG. 2. Stage 23 illustrates the cutting and/or slicing of the third dielectric layer 262 and the solder resist layer 264 to dice the packages. In some implementations, a laser process and/or a mechanical process (e.g., saw) may be used to further cut the third dielectric layer 262 and the solder resist layer 264.

### **Exemplary Method for Fabricating an Integrated Device Comprising a Flexible Connector Between Packages**

**[0091]** In some implementations, providing / fabricating an integrated circuit (IC) device that includes an embedded flexible connector includes several processes. FIG. 8 illustrates an exemplary flow diagram of a method 800 for providing / fabricating integrated circuit (IC) device that includes an embedded flexible connector. In some implementations, the method of FIG. 8 may be used to fabricate the integrated circuit (IC) device that includes an embedded flexible connector of FIGS. 2–6 and/or other integrated circuit (IC) devices described in the present disclosure. FIG. 8 will be described in the context of fabricating the integrated circuit (IC) device of FIG. 2.

**[0092]** It should be noted that the flow diagram of FIG. 8 may combine one or more processes in order to simplify and/or clarify the method for providing an integrated circuit (IC) device. In some implementations, the order of the processes may be changed or modified.

**[0093]** The method forms (at 805) a dielectric layer (e.g., dielectric layer 260) on a carrier (e.g., carrier 700). The carrier may be an adhesive layer. The dielectric layer may include a polyimide (PI) layer.

**[0094]** The method form (at 810) a plurality of interconnects in and/or the dielectric layer. The plurality of interconnects may be the plurality of interconnects 703 and 705. In some implementations, the plurality of interconnects may be formed using a lithography process that includes forming a seed layer, a lamination process, an exposure process, a developing process, a plating process, a strip process and an etching process (e.g., seed etching process).

**[0095]** The method decouples (at 815) the carrier (e.g., 700) from the dielectric layer (e.g., 260) and the plurality of interconnects (e.g., 703). In some implementations, decoupling the carrier includes detaching and/or removing the carrier.

**[0096]** The method couples (at 820) a first die (e.g., 222) to the plurality of interconnects (e.g., 703). In some implementations, solder interconnects may be used to couple the first die to the plurality of interconnects.

**[0097]** The method forms (at 825) at least one dielectric layer (e.g., first dielectric layer 220) that at least partially encapsulates the first die (e.g., first die 222). The dielectric layer may include a polyimide (PI) layer.

**[0098]** The method forms (at 830) a dummy metal layer (e.g., dummy metal layer 269) that is configured to operate as a back stop to prevent a laser from further drilling in the dielectric layer. The dummy metal layer may be formed in a flexible connector.

**[0099]** In some implementations, forming the dummy metal layer may further include forming a plurality of interconnects in the dielectric layer, such as forming the interconnect 265. In some implementations, the plurality of interconnects may be formed using a lithography process that includes forming a seed layer, a lamination process, an exposure process, a developing process, a plating process, a strip process and an etching process (e.g., seed etching process).

**[00100]** The method forms (at 835) a solder resist layer (e.g., solder resist layer 264) over the dielectric layer (e.g., third dielectric layer 262).

**[00101]** The method then couples (at 840) a second die (e.g., second die 224) to the solder resist layer (e.g., 264). In some implementations, solder interconnects may be used to couple the second die to the plurality of interconnects (e.g., 763). In some implementations, coupling one or more dies includes using surface mounting technology (SMT) process to mount the die.

**[00102]** The method forms (at 845) a cavity (e.g., cavity 209) in the dielectric layer (e.g., first dielectric layer 220) to form the flexible connector 206 that is configured to electrically, mechanically and structurally a first package (e.g., first package 202) to a second package (e.g., second package 204).

### **Exemplary Electronic Devices**

**[00103]** FIG. 9 illustrates various electronic devices that may be integrated with any of the aforementioned integrated device, semiconductor device, integrated circuit, die, interposer, package or package-on-package (PoP). For example, a mobile phone device 902, a laptop computer device 904, a fixed location terminal device 906, a wearable device 908 may include an integrated device 900 as described herein. The integrated device 900 may be, for example, any of the integrated circuits, dies, integrated devices, integrated device packages, integrated circuit devices, device packages, integrated circuit (IC) packages, package-on-package devices described herein. The devices 902, 904, 906, 908 illustrated in FIG. 9 are merely exemplary. Other electronic devices may also feature the integrated device 900 including, but not limited to, a group of devices (e.g., electronic devices) that includes mobile devices, hand-held personal communication systems (PCS) units, portable data units such as personal digital assistants, global positioning system (GPS) enabled devices, navigation devices, set top boxes, music players, video players, entertainment units, fixed location data units such as meter reading equipment, communications devices, smartphones, tablet computers,

computers, wearable devices (e.g., watch, glasses), Internet of things (IoT) devices, servers, routers, electronic devices implemented in automotive vehicles (e.g., autonomous vehicles), or any other device that stores or retrieves data or computer instructions, or any combination thereof.

**[00104]** One or more of the components, processes, features, and/or functions illustrated in FIGS. 2, 3, 4, 5, 6, 7A–7F, 8, and/or 9 may be rearranged and/or combined into a single component, process, feature or function or embodied in several components, processes, or functions. Additional elements, components, processes, and/or functions may also be added without departing from the disclosure. It should also be noted that FIGS. 2, 3, 4, 5, 6, 7A–7F, 8, and/or 9 and its corresponding description in the present disclosure is not limited to dies and/or ICs. In some implementations, FIGS. 2, 3, 4, 5, 6, 7A–7F, 8, and/or 9 and its corresponding description may be used to manufacture, create, provide, and/or produce integrated devices. In some implementations, a device may include a die, an integrated device, a die package, an integrated circuit (IC), a device package, an integrated circuit (IC) package, a wafer, a semiconductor device, a package on package (PoP) device, and/or an interposer.

**[00105]** The word “exemplary” is used herein to mean “serving as an example, instance, or illustration.” Any implementation or aspect described herein as “exemplary” is not necessarily to be construed as preferred or advantageous over other aspects of the disclosure. Likewise, the term “aspects” does not require that all aspects of the disclosure include the discussed feature, advantage or mode of operation. The term “coupled” is used herein to refer to the direct or indirect coupling between two objects. For example, if object A physically touches object B, and object B touches object C, then objects A and C may still be considered coupled to one another—even if they do not directly physically touch each other.

**[00106]** Also, it is noted that various disclosures contained herein may be described as a process that is depicted as a flowchart, a flow diagram, a structure diagram, or a block diagram. Although a flowchart may describe the operations as a sequential process, many of the operations can be performed in parallel or concurrently. In addition, the order of the operations may be re-arranged. A process is terminated when its operations are completed.

**[00107]** The various features of the disclosure described herein can be implemented in different systems without departing from the disclosure. It should be noted that the foregoing aspects of the disclosure are merely examples and are not to be construed as

limiting the disclosure. The description of the aspects of the present disclosure is intended to be illustrative, and not to limit the scope of the claims. As such, the present teachings can be readily applied to other types of apparatuses and many alternatives, modifications, and variations will be apparent to those skilled in the art.

## CLAIMS

1. An integrated device comprising:
  - a first integrated circuit (IC) package comprising:
    - a first die;
    - a plurality of first interconnects; and
    - a first dielectric layer encapsulating the first die;
  - a flexible connector coupled to the first integrated circuit (IC) package, wherein the flexible connector comprises:
    - the first dielectric layer; and
    - an interconnect; and
  - a second integrated circuit (IC) package coupled to the flexible connector, wherein the second integrated circuit (IC) package comprises:
    - the first dielectric layer; and
    - a plurality of second interconnects,
  - wherein the first integrated circuit (IC) package, the second integrated circuit (IC) package, and the flexible connector are coupled together through at least a portion of the first dielectric layer.
2. The integrated device of claim 1, wherein the portion of the first dielectric layer that is shared by the first integrated circuit (IC) package, the second integrated circuit (IC) package, and the flexible connector share a contiguous portion of the first dielectric layer.
3. The integrated device of claim 1, wherein the flexible connector comprises a dummy metal layer.
4. The integrated device of claim 3, wherein the dummy metal layer is configured to stop a laser from penetrating into a portion of the first dielectric layer.
5. The integrated device of claim 1, wherein the second integrated circuit (IC) package comprises a second die located within the first dielectric layer.

6. The integrated device of claim 1, wherein the second integrated circuit (IC) package comprises a second die located over the first dielectric layer.
7. The integrated device of claim 1, wherein the first integrated circuit (IC) package comprises a second die located over the first dielectric layer.
8. The integrated device of claim 7, wherein the first die is a first die package and the second die is a second die package, and wherein the first integrated circuit (IC) package comprises a package on package (PoP) device.
9. The integrated device of claim 1, wherein the first dielectric layer comprises a polyimide (PI) layer.
10. The integrated device of claim 1, wherein the first dielectric layer comprises a plurality of dielectric layers.
11. The integrated device of claim 1, wherein the flexible connector is a package to package connector.
12. The integrated device of claim 1, wherein the flexible connector is configured to allow an electrical signal to traverse between the first integrated circuit (IC) package and the second integrated circuit (IC) package, while bypassing a printed circuit board (PCB).
13. The integrated device of claim 1, wherein the integrated device is incorporated into a device selected from the group consisting of a music player, a video player, an entertainment unit, a navigation device, a communications device, a mobile device, a mobile phone, a smartphone, a personal digital assistant, a fixed location terminal, a tablet computer, a computer, a wearable device, an Internet of things (IoT) device, a laptop computer, a server, and a device in a automotive vehicle.
14. An apparatus comprising:
  - a first integrated circuit (IC) package comprising:
    - a first die;

a plurality of first interconnects; and  
    a first dielectric layer encapsulating the first die;  
means for electrical connecting coupled to the first integrated circuit (IC) package;

    a second integrated circuit (IC) package coupled to the means for electrical connecting, wherein the second integrated circuit (IC) package comprises:

        the first dielectric layer; and  
        a plurality of second interconnects,

    wherein the first integrated circuit (IC) package, the second integrated circuit (IC) package, and the means for electrical connecting are coupled together through at least a portion of the first dielectric layer.

15. The apparatus of claim 14, wherein the portion of the first dielectric layer that is shared by the first integrated circuit (IC) package, the second integrated circuit (IC) package, and the means for electrical connecting share a contiguous portion of the first dielectric layer.

16. The apparatus of claim 14, wherein the means for electrical connecting comprises:

        the first dielectric layer;  
        an interconnect; and  
        a dummy metal layer.

17. The apparatus of claim 16, wherein the dummy metal layer is configured to stop a laser from penetrating into a portion of the first dielectric layer.

18. The apparatus of claim 14, wherein the second integrated circuit (IC) package comprises a second die located within the first dielectric layer.

19. The apparatus of claim 14, wherein the second integrated circuit (IC) package comprises a second die located over the first dielectric layer.

20. The apparatus of claim 14, wherein the first integrated circuit (IC) package comprises a second die located over the first dielectric layer.

21. The apparatus of claim 14, wherein the first dielectric layer comprises a polyimide (PI) layer.
22. The apparatus of claim 14, wherein the means for electrical connecting is a package to package connector.
23. The apparatus of claim 14, wherein the means for electrical connecting is configured to allow an electrical signal to traverse between the first integrated circuit (IC) package and the second integrated circuit (IC) package, while bypassing a printed circuit board (PCB).
24. The apparatus of claim 14, wherein the apparatus is incorporated into a device selected from the group consisting of a music player, a video player, an entertainment unit, a navigation device, a communications device, a mobile device, a mobile phone, a smartphone, a personal digital assistant, a fixed location terminal, a tablet computer, a computer, a wearable device, an Internet of things (IoT) device, a laptop computer, a server, and a device in a automotive vehicle.
25. A method for fabricating an integrated device, comprising:
  - providing a first integrated circuit (IC) package, wherein providing the first integrated circuit (IC) package comprises:
    - providing a first die;
    - forming a plurality of first interconnects; and
    - forming a first dielectric layer that encapsulates the first die;
  - forming a flexible connector such that the flexible connector is coupled to the first integrated circuit (IC) package, wherein forming the flexible connector comprises:
    - forming the first dielectric layer; and
    - forming an interconnect; and
  - providing a second integrated circuit (IC) package such that the second integrated circuit (IC) package is coupled to the flexible connector, wherein providing the second integrated circuit (IC) package comprises:
    - forming the first dielectric layer; and
    - forming a plurality of second interconnects,

wherein the first integrated circuit (IC) package, the second integrated circuit (IC) package, and the flexible connector are formed such that the first integrated circuit (IC) package, the second integrated circuit (IC) package, and the flexible connector are coupled together through at least a portion of the first dielectric layer.

26. The method of claim 25, wherein the portion of the first dielectric layer that is shared by the first integrated circuit (IC) package, the second integrated circuit (IC) package, and the flexible connector share a contiguous portion of the first dielectric layer.

27. The method of claim 25, wherein the forming flexible connector comprises forming a dummy metal layer.

28. The method of claim 27, wherein the dummy metal layer is configured to stop a laser from penetrating into a portion of the first dielectric layer.

29. The method of claim 25, wherein forming the first dielectric layer comprises forming a polyimide (PI) layer.

30. The method of claim 25, wherein the flexible connector is configured to allow an electrical signal to traverse between the first integrated circuit (IC) package and the second integrated circuit (IC) package, while bypassing a printed circuit board (PCB).



**(PRIOR ART)**

**FIG. 1**



FIG. 2



FIG. 3



FIG. 4



FIG. 5



FIG. 6

**FIG. 7A**



FIG. 7B



FIG. 7C

10/14



FIG. 7D

15

16

17



FIG. 7E

12/14



FIG. 7F

**FIG. 8**



**FIG. 9**

# INTERNATIONAL SEARCH REPORT

International application No  
PCT/US2017/016864

**A. CLASSIFICATION OF SUBJECT MATTER**  
INV. H01L23/538  
ADD.

According to International Patent Classification (IPC) or to both national classification and IPC

**B. FIELDS SEARCHED**

Minimum documentation searched (classification system followed by classification symbols)  
H01L

Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched

Electronic data base consulted during the international search (name of data base and, where practicable, search terms used)

EPO-Internal, WPI Data

**C. DOCUMENTS CONSIDERED TO BE RELEVANT**

| Category* | Citation of document, with indication, where appropriate, of the relevant passages                                                                                              | Relevant to claim No. |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| X         | EP 0 707 340 A2 (MARTIN MARIETTA CORP [US]) 17 April 1996 (1996-04-17)<br>figures 5, 10<br>-----                                                                                | 1-30                  |
| X         | DE 28 10 054 A1 (MATSUSHITA ELECTRIC IND CO LTD) 14 September 1978 (1978-09-14)<br>figure 9<br>-----                                                                            | 1-30                  |
| X         | US 2010/170703 A1 (IIHOLA ANTTI [FI] ET AL) 8 July 2010 (2010-07-08)<br>figures 1-8, 33, 36<br>-----                                                                            | 1-30                  |
| A         | WO 2007/087981 A1 (HAEUSERMANN GMBH [AT]; JANESCH RUDOLF [AT]; STRUMMER ERICH [AT]; HACKL) 9 August 2007 (2007-08-09)<br>page 7, line 17 - line 21; figures 1,2<br>-----<br>-/- | 3,4,16,<br>17,27,28   |

Further documents are listed in the continuation of Box C.

See patent family annex.

\* Special categories of cited documents :

- "A" document defining the general state of the art which is not considered to be of particular relevance
- "E" earlier application or patent but published on or after the international filing date
- "L" document which may throw doubts on priority claim(s) or which is cited to establish the publication date of another citation or other special reason (as specified)
- "O" document referring to an oral disclosure, use, exhibition or other means
- "P" document published prior to the international filing date but later than the priority date claimed

"T" later document published after the international filing date or priority date and not in conflict with the application but cited to understand the principle or theory underlying the invention

"X" document of particular relevance; the claimed invention cannot be considered novel or cannot be considered to involve an inventive step when the document is taken alone

"Y" document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document is combined with one or more other such documents, such combination being obvious to a person skilled in the art

"&" document member of the same patent family

|                                                                                                                                                                      |                                                    |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| Date of the actual completion of the international search                                                                                                            | Date of mailing of the international search report |
| 11 April 2017                                                                                                                                                        | 28/04/2017                                         |
| Name and mailing address of the ISA/<br>European Patent Office, P.B. 5818 Patentlaan 2<br>NL - 2280 HV Rijswijk<br>Tel. (+31-70) 340-2040,<br>Fax: (+31-70) 340-3016 | Authorized officer<br><br>Kästner, Martin          |

## INTERNATIONAL SEARCH REPORT

International application No  
PCT/US2017/016864

C(Continuation). DOCUMENTS CONSIDERED TO BE RELEVANT

| Category* | Citation of document, with indication, where appropriate, of the relevant passages                    | Relevant to claim No. |
|-----------|-------------------------------------------------------------------------------------------------------|-----------------------|
| A         | EP 0 450 950 A2 (GEN ELECTRIC [US])<br>9 October 1991 (1991-10-09)<br>figure 2<br>-----               | 1-30                  |
| A         | US 2009/180733 A1 (HWANG SUNG HWAN [KR] ET AL) 16 July 2009 (2009-07-16)<br>figure 2<br>-----         | 1-30                  |
| A         | US 2005/041399 A1 (YOUKER NICK [US] ET AL)<br>24 February 2005 (2005-02-24)<br>figures 3,5,6<br>----- | 1-30                  |

# INTERNATIONAL SEARCH REPORT

Information on patent family members

|                              |
|------------------------------|
| International application No |
| PCT/US2017/016864            |

| Patent document cited in search report | Publication date | Patent family member(s) |      |                 | Publication date |
|----------------------------------------|------------------|-------------------------|------|-----------------|------------------|
| EP 0707340                             | A2               | 17-04-1996              | EP   | 0707340 A2      | 17-04-1996       |
|                                        |                  |                         | JP   | H08306737 A     | 22-11-1996       |
|                                        |                  |                         | US   | 5527741 A       | 18-06-1996       |
| DE 2810054                             | A1               | 14-09-1978              | CA   | 1108305 A       | 01-09-1981       |
|                                        |                  |                         | DE   | 2810054 A1      | 14-09-1978       |
|                                        |                  |                         | GB   | 1588377 A       | 23-04-1981       |
|                                        |                  |                         | US   | 4246595 A       | 20-01-1981       |
|                                        |                  |                         | US   | 4356374 A       | 26-10-1982       |
| US 2010170703                          | A1               | 08-07-2010              | CN   | 101770959 A     | 07-07-2010       |
|                                        |                  |                         | FI   | 20095005 A      | 15-07-2010       |
|                                        |                  |                         | GB   | 2469704 A       | 27-10-2010       |
|                                        |                  |                         | JP   | 5714231 B2      | 07-05-2015       |
|                                        |                  |                         | JP   | 2010157739 A    | 15-07-2010       |
|                                        |                  |                         | KR   | 20100081282 A   | 14-07-2010       |
|                                        |                  |                         | US   | 2010170703 A1   | 08-07-2010       |
|                                        |                  |                         | US   | 2016330830 A1   | 10-11-2016       |
| WO 2007087981                          | A1               | 09-08-2007              | DE   | 102006004321 A1 | 16-08-2007       |
|                                        |                  |                         | EP   | 1985163 A1      | 29-10-2008       |
|                                        |                  |                         | WO   | 2007087981 A1   | 09-08-2007       |
| EP 0450950                             | A2               | 09-10-1991              | DE   | 69132819 D1     | 03-01-2002       |
|                                        |                  |                         | DE   | 69132819 T2     | 11-04-2002       |
|                                        |                  |                         | EP   | 0450950 A2      | 09-10-1991       |
|                                        |                  |                         | JP   | 3280394 B2      | 13-05-2002       |
|                                        |                  |                         | JP   | H04251968 A     | 08-09-1992       |
|                                        |                  |                         | US   | 5452182 A       | 19-09-1995       |
| US 2009180733                          | A1               | 16-07-2009              | KR   | 20090078124 A   | 17-07-2009       |
|                                        |                  |                         | US   | 2009180733 A1   | 16-07-2009       |
| US 2005041399                          | A1               | 24-02-2005              | NONE |                 |                  |