A transmitter system comprises an oscillator and having an adjustable monolithic capacitor circuit used for frequency stabilization. The oscillator signal is modulated and transmitted. A data generating chip is coupled to the transmitter. The data generating chip is used for adjusting and controlling the transmitter oscillator frequency signal. The adjustable capacitor circuit is located internal to the data generating chip and is coupled to a ground pin and one of a plurality of function pins on the data generating chip. The adjustable capacitor circuit is used for adjusting and setting the centerpoint of the transmitter oscillator frequency signal.
FOR THE PURPOSES OF INFORMATION ONLY

Codes used to identify States party to the PCT on the front pages of pamphlets publishing international applications under the PCT.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>AL</td>
<td>Albania</td>
<td>ES</td>
<td>Spain</td>
<td>LS</td>
<td>Lesotho</td>
<td>SI</td>
<td>Slovenia</td>
</tr>
<tr>
<td>AM</td>
<td>Armenia</td>
<td>FI</td>
<td>Finland</td>
<td>LT</td>
<td>Lithuania</td>
<td>SK</td>
<td>Slovakia</td>
</tr>
<tr>
<td>AT</td>
<td>Austria</td>
<td>FR</td>
<td>France</td>
<td>LU</td>
<td>Luxembourg</td>
<td>SN</td>
<td>Senegal</td>
</tr>
<tr>
<td>AU</td>
<td>Australia</td>
<td>GA</td>
<td>Gabon</td>
<td>LV</td>
<td>Latvia</td>
<td>SZ</td>
<td>Swaziland</td>
</tr>
<tr>
<td>AZ</td>
<td>Azerbaijan</td>
<td>GB</td>
<td>United Kingdom</td>
<td>MC</td>
<td>Monaco</td>
<td>TD</td>
<td>Chad</td>
</tr>
<tr>
<td>BA</td>
<td>Bosnia and Herzegovina</td>
<td>GE</td>
<td>Georgia</td>
<td>MD</td>
<td>Republic of Moldova</td>
<td>TG</td>
<td>Togo</td>
</tr>
<tr>
<td>BB</td>
<td>Barbados</td>
<td>GH</td>
<td>Ghana</td>
<td>MG</td>
<td>Madagascar</td>
<td>TJ</td>
<td>Tajikistan</td>
</tr>
<tr>
<td>BE</td>
<td>Belgium</td>
<td>GN</td>
<td>Guinea</td>
<td>MK</td>
<td>The former Yugoslav Republic of Macedonia</td>
<td>TM</td>
<td>Turkmenistan</td>
</tr>
<tr>
<td>BF</td>
<td>Burkina Faso</td>
<td>GR</td>
<td>Greece</td>
<td>ML</td>
<td>Mali</td>
<td>TR</td>
<td>Turkey</td>
</tr>
<tr>
<td>BG</td>
<td>Bulgaria</td>
<td>HU</td>
<td>Hungary</td>
<td>MN</td>
<td>Mongolia</td>
<td>TT</td>
<td>Trinidad and Tobago</td>
</tr>
<tr>
<td>BJ</td>
<td>Benin</td>
<td>IE</td>
<td>Ireland</td>
<td>MR</td>
<td>Mauritania</td>
<td>UA</td>
<td>Ukraine</td>
</tr>
<tr>
<td>BR</td>
<td>Brazil</td>
<td>IL</td>
<td>Israel</td>
<td>MW</td>
<td>Malawi</td>
<td>UG</td>
<td>Uganda</td>
</tr>
<tr>
<td>BY</td>
<td>Belarus</td>
<td>IS</td>
<td>Iceland</td>
<td>MX</td>
<td>Mexico</td>
<td>US</td>
<td>United States of America</td>
</tr>
<tr>
<td>CA</td>
<td>Canada</td>
<td>JP</td>
<td>Japan</td>
<td>NK</td>
<td>Niger</td>
<td>VN</td>
<td>Viet Nam</td>
</tr>
<tr>
<td>CF</td>
<td>Central African Republic</td>
<td>KE</td>
<td>Kenya</td>
<td>NL</td>
<td>Netherlands</td>
<td>YU</td>
<td>Yugoslavia</td>
</tr>
<tr>
<td>CG</td>
<td>Congo</td>
<td>KG</td>
<td>Kyrgyzstan</td>
<td>NO</td>
<td>Norway</td>
<td>ZW</td>
<td>Zimbabwe</td>
</tr>
<tr>
<td>CH</td>
<td>Switzerland</td>
<td>KP</td>
<td>Democratic People's Republic of Korea</td>
<td>NZ</td>
<td>New Zealand</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CI</td>
<td>Côte d'Ivoire</td>
<td>KR</td>
<td>Republic of Korea</td>
<td>PL</td>
<td>Poland</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CM</td>
<td>Cameroon</td>
<td>KZ</td>
<td>Kazakhstan</td>
<td>PT</td>
<td>Portugal</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CN</td>
<td>China</td>
<td>LC</td>
<td>Saint Lucia</td>
<td>RO</td>
<td>Romania</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CU</td>
<td>Cuba</td>
<td>LI</td>
<td>Liechtenstein</td>
<td>RU</td>
<td>Russian Federation</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CZ</td>
<td>Czech Republic</td>
<td>LK</td>
<td>Sri Lanka</td>
<td>SD</td>
<td>Sudan</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DE</td>
<td>Germany</td>
<td>LR</td>
<td>Liberia</td>
<td>SE</td>
<td>Sweden</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DK</td>
<td>Denmark</td>
<td></td>
<td></td>
<td>SG</td>
<td>Singapore</td>
<td></td>
<td></td>
</tr>
<tr>
<td>EE</td>
<td>Estonia</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>


ADJUSTABLE FREQUENCY STABILIZING INTERNAL
CHIP CAPACITOR SYSTEM

BACKGROUND OF THE INVENTION

1. Field of the Invention:

This invention relates generally to transmitters, and more specifically, to an
internal adjustable capacitor for a transmitter system which will allow a user to easily adjust
and/or set the centerpoint of the transmitter oscillator frequency.

2. Background of the Invention

For transmitter and receiving devices such as a remote activated garage door
openers or remote activated car alarms, a transmitter will send a signal at a desired frequency to
the receiver. The transmitter oscillator frequency must match the setting in the receiver. If the
frequency of the transmitter is a little off, the receiver/transmitter devices will not operate or will
not operate at long distances.

Presently, most RF transmitters have an external capacitor which is coupled to
the RF transmitter. The external capacitor is a tunable capacitor which is used to set the
centerpoint of the transmitter oscillator frequency. The problem with external capacitors is that
they are expensive to implement. This is due to the fact that each capacitor has to be
individually trimmed to the desired setting for each transmitter. Furthermore, once the external
capacitor is set, the capacitor is generally sealed in wax or some other substance. Thus, once
set, the external capacitor is difficult to adjust and retune if the transmitter oscillator frequency
has shifted or was not properly set at manufacture.

Therefore, a need existed to provide an improved transmitter/receiver system.
The improved transmitter/receiver system will have a transmitter system which is capable of
adjusting and setting the transmitter oscillator frequency. The transmitter system will have a tunable internal capacitor for setting the centerpoint of the transmitter oscillator frequency.

**SUMMARY OF THE INVENTION**

In accordance with one embodiment of the present invention, it is an object of the present invention to provide an improved transmitter/receiver system.

It is another object of the present invention to provide an improved transmitter/receiver system which will have a transmitter system which is capable of adjusting and setting the transmitter oscillator frequency.

It is still another object of the present invention to provide an improved transmitter/receiver system which has a transmitter system which is capable of adjusting and setting the transmitter oscillator frequency wherein the transmitter system will have a tunable internal capacitor for setting the centerpoint of the transmitter oscillator frequency.

**BRIEF DESCRIPTION OF THE PREFERRED EMBODIMENTS**

In accordance with one embodiment of the present invention, an adjustable frequency stabilization internal chip system is disclosed. The system has a transmitter for generating and transmitting a transmitter oscillator frequency signal. A data generating chip is coupled to the transmitter and has a plurality of function pins. The data generating chip is used for adjusting and controlling the transmitter oscillator frequency signal. A variable capacitor circuit is located internal to the data generating chip and is coupled to a ground pin and one of the plurality of function pins of the data generating chip. The internal capacitor circuit is used for adjusting and setting a centerpoint of the transmitter oscillator frequency signal.
In accordance with another embodiment of the present invention, a transmitter system is disclosed. The transmitter system has a transmitter for generating and transmitting a transmitter oscillator frequency signal. A data generating chip is coupled to the transmitter and has a plurality of function pins. The data generating chip is used for adjusting and controlling the transmitter oscillator frequency signal. A variable capacitor circuit is located internal to the data generating chip and is coupled to a ground pin and one of the plurality of function pins of the data generating chip. The variable capacitor circuit is used for adjusting and setting a centerpoint of the transmitter oscillator frequency. The variable capacitor circuit is generally comprised of a plurality of capacitor banks. A tuning circuit is coupled to the plurality of capacitor banks of the variable capacitor circuit for activating and deactivating each of the plurality of capacitor banks in order to adjust and set the variable capacitor circuit. A pull-up biasing circuit is coupled to the variable capacitor circuit for preventing a negative voltage swing and for preventing floating nodes. A switching circuit is coupled to each of the plurality of capacitor banks of the variable capacitor circuit and to the tuning circuit. The switching circuit is used for receiving a setting from the tuning circuit and for switching on and switching off each of the plurality of capacitor banks based on the setting from the tuning circuit thereby adjusting and setting the variable capacitor circuit to the proper centerpoint transmitter oscillator frequency.

The foregoing and other objects, features, and advantages of the invention will be apparent from the following, more particular, description of the preferred embodiments of the invention, as illustrated in the accompanying drawing.
BRIEF DESCRIPTION OF THE DRAWINGS

Figure 1 is a simplified block diagram of the adjustable internal capacitor transmitter system of the present invention.

Figure 2 is a simplified electrical schematic of one embodiment of the adjustable internal capacitor system used in the transmitter system depicted in Figure 1.

Figure 3 is a simplified electrical schematic of a second embodiment of the adjustable internal capacitor system used in the transmitter system depicted in Figure 1.

Figure 4 is a simplified electrical schematic of a third embodiment of the adjustable internal capacitor system used in the transmitter system depicted in Figure 1.

Figure 5 is a simplified electrical schematic of one capacitor bank for the adjustable internal capacitor system depicted in Figure 3.

Figure 6 is a simplified electrical schematic of one embodiment of a control system for adjusting the adjustable internal capacitor system.

Figure 7 is a simplified electrical schematic of a second embodiment of a control system for adjusting the adjustable internal capacitor system.

DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS

Referring to Figure 1, an adjustable frequency transmitter system 10 (hereinafter system 10) is shown. The system 10 will allow the user of an RF transmitter device such as a garage door opener or a remote activated car alarm device to easily adjust and set the centerpoint frequency of the transmitter. The system 10 is comprised of two main components: a data generating chip 12 and an RF transmitter 13. The RF transmitter 13 is used to generate, amplify and transmit a transmitter oscillator frequency to a receiver (not shown). The data
generating chip 12 is coupled to the RF transmitter 13. The data generating chip 12 is used to adjust and control the transmitter oscillator frequency of the RF transmitter 13 and is also used for supplying data to modulate the transmitter oscillator frequency. The data generating chip may use two different methods to adjust and modulate the transmitter oscillator frequency: 1) Amplitude Modulation (AM), and 2) Frequency-Shift Keying (FSK). In AM, the transmitter oscillator frequency is impressed on a carrier, producing sidebands at frequencies above and below that of the carrier, without changing the instantaneous frequency of the carrier itself. In FSK, one shifts the frequency of the carrier over a range of a few hundred hertz. One frequency is called the mark and the other frequency is called the space. Various sets of standard mark/space FSK combinations are used in different communication services.

In accordance with one embodiment of the present invention, the RF transmitter 13 may form a feedback loop with the data generating chip 12. As may be seen from Figure 1, a line 19 is coupled to an output of the RF transmitter 13 and to an input of the data generating chip 12. The line 19 will allow the data generating chip 12 to read the centerpoint frequency of the RF transmitter 13 in order to make further adjustments.

A variable capacitor circuit 16 is located internal to the data generating chip 12. The variable capacitor circuit 16 is coupled to a ground pin 18 and one of a plurality of function pins 14. The variable capacitor circuit 16 is used for adjusting and setting the centerpoint of the transmitter oscillator frequency.

Referring to Figure 2 wherein like numerals and symbols represent like elements, one embodiment of the variable capacitor circuit 16 is shown. In this embodiment, the variable capacitor circuit 16 is a standard binary type variable capacitor circuit having a plurality of capacitor banks 20. Each capacitor bank 20 has two capacitors 22 and 24 and a
switching circuit 26. The second capacitor has a first terminal 24A which is coupled to the first capacitor 22. The second terminal 24B of the second capacitor 24 is coupled to a first terminal 26A of the switching circuit 26. The second terminal 26B of the switching circuit 26 is coupled to ground (i.e., ground pin 18). The switching circuit 26 is used for activating and deactivating a respective capacitor bank 20.

The variable capacitor circuit 16 further has a pull-up resistor device 28 coupled to each capacitor bank 20. The pull-up resistor device 28 is used for preventing a negative voltage swing and for preventing floating nodes.

In operation, 1 to n number of capacitor banks 20 may be implemented. By opening and closing various switching circuits 26, one is able to activate 1 through n capacitors where n is the total number of capacitors in all of the capacitor banks 20. This will allow a user to fine tune and adjust the centerpoint of the transmitter oscillator frequency.

Referring to figure 2 wherein like numerals and symbols represent like elements with the exception of the use of "" to designate an alternative embodiment, a second embodiment of the variable capacitor circuit 16' is shown. Like the embodiment shown in Figure 2, the variable capacitor circuit 16' has a plurality of capacitor banks 20'. Each capacitor bank 20' is comprised of a single capacitor 30 and a switching circuit 26'. Each capacitor 30 has a first terminal 30A' which is coupled to the function pin 14'. The second terminal 30B' of the capacitor 30 is coupled to the first terminal 26A' of the switching circuit 26'. The second terminal 26B' of the switching circuit 26' is coupled to ground (i.e., ground pin 18 (figure 1).

Like the previous embodiment depicted in Figure 2, the variable capacitor circuit 16' has a pull-up resistor device 28'. However, unlike the previous embodiment, only one pull-up resistor device 28' is required. The pull-up resistor device 28' is coupled to the function pin
14' and to the first terminal 30A of each capacitor 30. The pull-up resistor device 28' is used for preventing a negative voltage swing and for preventing floating nodes.

As in the previous embodiment, 1 to n number of capacitor banks 20' may be implemented. In the preferred embodiment of the present invention, each of the capacitors 30 will have different capacitance ratings. By opening and closing various switching circuits 26' one is able to generate different capacitance values thereby fine tuning and adjusting the centerpoint of the transmitter oscillator frequency.

Referring to Figure 5, wherein like numerals and symbols represent like elements, an electrical schematic of one capacitor bank 20' of Figure 3 is shown with the pull-up resistor device 28'. As may be seen from Figure 5, the switching circuit 26' is implemented as an NMOS transistor 32. The NMOS transistor 32 has drain, gate, and source terminals. The drain terminal of the NMOS transistor 32 is coupled to the second terminal 30B of the capacitor 30. The gate terminal of the NMOS transistor 32 is coupled to the pull-up resistor 28, while the source terminal is coupled to ground.

The pull-up resistor device 28' is implemented as a PMOS transistor 34. The PMOS transistor 34 also has drain, gate, and source terminals. The source terminal of the PMOS transistor 34 is coupled to the second terminal 30B of the capacitor 30. The gate terminal of the PMOS transistor 34 is coupled to the gate terminal of the NMOS transistor 32. The drain terminal of the PMOS transistor 34 is coupled to a supply voltage. Optionally, the PMOS transistor 34 may be excluded in totality.

Referring to Figure 4 wherein like numerals and symbols represent like elements with the exception of the use of """" to designate an alternative embodiment, another embodiment of the variable capacitor circuit 16" is shown. In this embodiment, the variable
capacitor circuit 16" is a weighted binary capacitor circuit. Each capacitor bank 20" of the weighted binary capacitor circuit has 2^n capacitors 36 where n is an integer greater than or equal to 0. Each of the 2^n capacitors 36 in each weighted capacitor bank 20" are coupled together in parallel. Each capacitor 36 has a first terminal 36A and a second terminal 36B wherein the first terminal 36A is coupled to the function pin 14" and the second terminal 36B is coupled to the switching circuit 26". In the preferred embodiment of the present invention, each weighted capacitor bank 20" uses a different integer for n. Like the previous embodiments, the switching circuit 26" has a first terminal 26A" and a second terminal 26B". The first terminal 26A" of is coupled to the second terminal of each of the 2^n capacitors 36 and the second terminal 26B" is coupled to ground. Each switching circuit 26" is used for activating and deactivating a corresponding weighted capacitor bank 20". The switching circuit 26" may also use a plurality of switches 26". If a plurality of switches are used, each of the 2^n capacitors 36 in each weighted capacitor bank 20" will have a single switch 26" coupled thereto. When an individual capacitor bank 20" is activated, all of the switches 26" for each capacitor 36 in the active branch will be closed.

As in previous embodiments, the variable capacitor circuit 16" has a pull-up resistor device 28". The pull-up resistor device 28" is coupled to each weighted capacitor bank 20" and to the function pin 14". The pull-up resistor 28" is used for preventing a negative voltage swing and for preventing floating nodes.

In operation, any number of weighted capacitor banks 20" may be implemented. By opening and closing various switching circuits 26" one is able to activate a desired capacitance value. This will allow a user to fine tune and adjust the centerpoint of the transmitter oscillator frequency.
A tuning circuit 40 (Figures 6 and 7) may be used to control the switching of the capacitor banks 20'. The tuning circuit 40 is generally a digital control unit such as a microcontroller, microprocessor or some type of digital control logic. Referring to Figure 6, wherein like numerals and symbols represent like elements, one embodiment of the tuning circuit 40 is shown. For discussion purposes, the tuning circuit 40 will be disclosed as being coupled to the variable capacitor circuit 16' shown in Figure 3. However, the tuning circuit 40 may be used with any of the other variable capacitor circuits depicted in the Figures or variations of the variable capacitor circuits shown.

The tuning circuit 40 is coupled to each of the switching circuits 26' and is used for activating and deactivating each capacitor bank 20' by opening or closing the different switching circuits 26'. The tuning circuit 40 uses a memory device 42 for storing a desired setting for the variable capacitor circuit 16'. The memory device 42 will download this setting to a register 44. The register 44 will then open or close each switching circuit 26' based on the downloaded setting. For example, the memory device 42 may store a binary value. The binary value will be loaded into the register 44. Each bit in the register is coupled to and controls a separate switching circuit 26'. If a bit stores a 1, the corresponding switching circuit 26' will close. If a bit stores a 0, the corresponding switching circuit 26' will remain open.

Referring to Figure 7, wherein like numerals and symbols represent like elements, another embodiment of the tuning circuit 40' is shown. For discussion purposes, the tuning circuit 40' will be disclosed as being coupled to the variable capacitor circuit 16' shown in Figure 3. However, the tuning circuit 40' may be used with any of the other variable capacitor circuits depicted in the Figures or variations of the variable capacitor circuits shown.

Like the previous embodiment, the tuning circuit 40' is coupled to each of the
switching circuits 26' and is used for activating and deactivating each capacitor bank 20' by opening or closing the different switching circuits 26'. The tuning circuit 40' uses a memory device 42' for storing a desired setting for the variable capacitor circuit 16'. The memory device 42 will download this setting to a counter 46. The counter 46 will then open or close each switching circuit 26' based on the downloaded setting. For example, the memory device 42 may store a binary value. The binary value will be loaded into the register 44. Each bit in the register is coupled to and controls a separate switching circuit 26'. If a bit stores a 1, the corresponding switching circuit 26' will close. If a bit stores a 0, the corresponding switching circuit 26' will remain open. A controller 48 is further coupled to the counter 46. The controller 48 may be used to alter the setting of the counter 46. A user may send an input signal to the controller 48. This signal will change the current setting of the counter 46. By changing the current setting, different switching circuits 26' will be opened and closed thereby adjust the current centerpoint of the transmitter oscillator frequency. The new setting may then be uploaded and stored in the memory device 42' Thus, the next time the system 10 is activated, the new setting will be downloaded to the counter 46.

While the invention has been particularly shown and described with reference to preferred embodiments thereof, it will be understood by those skilled in the art that the foregoing and other changes in form and details may be made therein without departing from the spirit and scope of the invention.
CLAIMS

1. A transmitter system having an adjustable frequency stabilization internal capacitor circuit comprising, in combination:

   a transmitter for generating and transmitting a transmitter oscillator frequency signal;
   a data generating chip coupled to said transmitter and having a plurality of function pins for adjusting and controlling said transmitter oscillator frequency signal; and
   a variable capacitor circuit internal to said data generating chip and coupled to a ground pin and one of said plurality of function pins of said data generating chip for adjusting and setting a centerpoint of said transmitter oscillator frequency signal.

2. A transmitter system in accordance with Claim 1 further comprising a tuning circuit coupled to said variable capacitor circuit for adjusting and setting said variable capacitor circuit.

3. A transmitter system in accordance with Claim 1 further comprising pull-up circuit coupled to said variable capacitor circuit for preventing a negative voltage swing and for preventing floating nodes.

4. A transmitter system in accordance with Claim 1 wherein said variable capacitor circuit is a binary capacitor circuit.
5. A transmitter system in accordance with Claim 4 wherein said binary capacitor circuit comprises at least one capacitor bank.

6. A transmitter system in accordance with Claim 5 wherein said at least one capacitor bank of said binary capacitor circuit comprises:
   a first capacitor;
   a second capacitor having a first terminal and a second terminal wherein said first terminal of said second capacitor is coupled to said first capacitor; and
   a switching circuit having a first terminal and a second terminal wherein said first terminal of said switching circuit is coupled to said second terminal of said second capacitor and said second terminal of said switching circuit is coupled to ground for activating and deactivating said at least one capacitor bank.

7. A transmitter system in accordance with Claim 1 wherein said variable capacitor circuit comprises at least one capacitor bank.

8. A transmitter system in accordance with Claim 7 wherein said at least one capacitor bank comprises:
   a capacitor having a first terminal and a second terminal wherein said first terminal of said first capacitor is coupled to said one of said plurality of function pins; and
   a switching circuit having a first terminal and a second terminal wherein said first terminal of said switching circuit is coupled to said second terminal of said capacitor and
said second terminal of said switching circuit is coupled to ground for activating and deactivating said at least one capacitor bank.

9. A transmitter system in accordance with Claim 1 wherein said variable capacitor circuit is a binary weighted capacitor circuit.

10. A transmitter system in accordance with Claim 9 wherein said binary weighted capacitor circuit comprises a plurality of weighted capacitor banks.

11. A transmitter system in accordance with Claim 10 wherein each of said plurality of weighted capacitor banks comprises:

2^n capacitors where n is an integer greater than or equal to 0 and each weighted capacitor bank uses a different integer for n, each of said 2^n capacitors being coupled together in parallel and having a first terminal and a second terminal wherein said first terminal of each of said 2^n capacitors is coupled to said one of said plurality of function pins;

a switching circuit having a first terminal and a second terminal wherein said first terminal of said switching circuit is coupled to said second terminal of each of said 2^n capacitors and said second terminal of said switching circuit is coupled to ground for activating and deactivating a corresponding weighted capacitor bank.

12. A transmitter system in accordance with Claim 2 wherein said tuning circuit comprises:

a memory device for storing a desired setting of said variable capacitor circuit;
and

a register coupled to said memory device and to said variable capacitor circuit for receiving said desired setting from said memory device and for adjusting and setting said variable capacitor circuit to said desired setting.

13. A transmitter system in accordance with Claim 2 wherein said tuning circuit comprises:

a memory device for storing a desired setting of said variable capacitor circuit;

a register coupled to said memory device and to said variable capacitor circuit for receiving said desired setting from said memory device and for adjusting and setting said variable capacitor circuit to said desired setting; and

a controller coupled to said register for adjusting a current setting of said register.

14. A transmitter system comprising, in combination:

a transmitter for generating and transmitting a transmitter oscillator frequency signal;

a data generating chip coupled to said transmitter and having a plurality of function pins for adjusting and controlling said transmitter oscillator frequency signal;

a variable capacitor circuit internal to said data generating chip and coupled to a ground pin and one of said plurality of function pins of said IC transmitter chip for adjusting and setting a centerpoint of said transmitter oscillator frequency wherein said variable capacitor circuit comprises a plurality of capacitor banks;
a tuning circuit coupled to each of said plurality of capacitor banks of said variable capacitor circuit for activating and deactivating each of said plurality of capacitor banks for adjusting and setting said variable capacitor circuit to set said centerpoint of said transmitter oscillator frequency;

a pull-up circuit coupled to said variable capacitor circuit for preventing a negative voltage swing and for preventing floating nodes; and

a switching circuit coupled to each of said plurality of capacitor banks of said variable capacitor circuit and to said tuning circuit for receiving a setting from said tuning circuit and for switching on and switching off each of said plurality of capacitor banks based on said setting from said tuning circuit for adjusting and setting said variable capacitor circuit to said centerpoint of said transmitter oscillator frequency.

15. A transmitter system in accordance with Claim 14 wherein each of said plurality of capacitor banks comprises:

a first capacitor; and

a second capacitor having a first terminal and a second terminal wherein said first terminal of said second capacitor is coupled to said first capacitor and said second terminal is coupled to said switching circuit.

16. A transmitter system in accordance with Claim 14 wherein each of said plurality capacitor banks comprises a capacitor having a first terminal and a second terminal wherein said first terminal of said first capacitor is coupled to said one of said plurality of function pins and said second terminal is coupled to said switching circuit.
17. A transmitter system in accordance with Claim 14 wherein each of said plurality of capacitor banks comprises $2^n$ capacitors where $n$ is an integer greater than or equal to 0 and each weighted capacitor bank uses a different integer for $n$, each of said $2^n$ capacitors being coupled together in parallel and having a first terminal and a second terminal wherein said first terminal of each of said $2^n$ capacitors is coupled to said one of said plurality of function pins and said second terminal of each of said $2^n$ capacitors is coupled to said switching circuit.

18. A transmitter system in accordance with Claim 14 wherein said tuning circuit comprises:

a memory device for storing a desired setting of said variable capacitor circuit; and

a register coupled to said memory device and to said switching circuit for receiving said desired setting from said memory device and for sending a signal to said switching circuit to activate and deactivate each of said plurality of capacitor banks.

19. A transmitter system in accordance with Claim 14 wherein said tuning circuit comprises:

a memory device for storing a desired setting of said variable capacitor circuit;

a register coupled to said memory device and to each of said plurality of capacitor banks of said variable capacitor circuit for receiving said desired setting from said memory device and for adjusting and setting said variable capacitor circuit to said desired setting; and
a controller coupled to said register for adjusting and setting a current setting of said register.
Fig. 1
INTERNATIONAL SEARCH REPORT

A. CLASSIFICATION OF SUBJECT MATTER

IPC 6 H03B5/20

According to International Patent Classification (IPC) or to both national classification and IPC

B. FIELDS SEARCHED

Minimum documentation searched (classification system followed by classification symbols)

IPC 6 H03B

Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched

Electronic database consulted during the international search (name of database and, where practical, search terms used)

C. DOCUMENTS CONSIDERED TO BE RELEVANT

<table>
<thead>
<tr>
<th>Category</th>
<th>Citation of document, with indication, where appropriate, of the relevant passages</th>
<th>Relevant to claim No.</th>
</tr>
</thead>
<tbody>
<tr>
<td>X</td>
<td>WO 98 08299 A (CEDARDELL LTD ; TODD ROBERT EDMUND (GB)) 26 February 1998</td>
<td>1, 2</td>
</tr>
<tr>
<td>A</td>
<td>see page 3, line 26 - page 5, line 6; figures 1,2</td>
<td>14</td>
</tr>
<tr>
<td>A</td>
<td>US 5 552 748 A (O'SHAUGHNESSY TIMOTHY G) 3 September 1996</td>
<td>4-11, 14-17</td>
</tr>
<tr>
<td></td>
<td>see column 20, line 55 - column 21, line 20; figures 881,882</td>
<td></td>
</tr>
<tr>
<td>A</td>
<td>US 4 814 640 A (MIYAKE SHIGERU) 21 March 1989</td>
<td>4, 9-11</td>
</tr>
<tr>
<td></td>
<td>see figure 4</td>
<td></td>
</tr>
<tr>
<td>A</td>
<td>EP 0 431 887 A (SEIKO EPSON CORP) 12 June 1991</td>
<td>13, 18, 19</td>
</tr>
<tr>
<td></td>
<td>see figure 1</td>
<td></td>
</tr>
</tbody>
</table>

Further documents are listed in the continuation of box C. Patent family members are listed in annex.

* Special categories of cited documents:
- "A" document defining the general state of the art which is not considered to be of particular relevance
- "E" earlier document but published on or after the international filing date
- "L" later document published after the international filing date or priority date and not in conflict with the application but cited to understand the principle or theory underlying the invention
- "X" document of particular relevance; the claimed invention cannot be considered novel or cannot be considered to involve an inventive step when the document is taken alone
- "Y" document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document is combined with one or more other such documents, such combination being obvious to a person skilled in the art
- "F" document member of the same patent family

Date of the actual completion of the international search: 29 June 1999

Date of mailing of the international search report: 21/07/1999

Name and mailing address of the ISA:
European Patent Office, P.B. 5816 Patentlaan 2
NL - 2200 HV Rijswijk
Tel: (+31-70) 340-2040, Tx: 31 651 epo nl,
Fax: (+31-70) 340-3016

Authorized officer:
Peeters, M
<table>
<thead>
<tr>
<th>Patent document cited in search report</th>
<th>Publication date</th>
<th>Patent family member(s)</th>
<th>Publication date</th>
</tr>
</thead>
<tbody>
<tr>
<td>US 5552748 A</td>
<td>03-09-1996</td>
<td>NONE</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>DE 69022185 D</td>
<td>12-10-1995</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DE 69022185 T</td>
<td>01-02-1996</td>
</tr>
<tr>
<td></td>
<td></td>
<td>US 5117206 A</td>
<td>26-05-1992</td>
</tr>
</tbody>
</table>